UM10413
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2011. All rights reserved.
User manual
Rev. 1 — 16 December 2011
22 of 268
NXP Semiconductors
UM10413
MPT612 User manual
9.4.3 Raw interrupt status register (VICRawIntr - 0xFFFF F008)
This register is read only. It reads out the state of the 32 interrupt requests and software
interrupts, regardless of enabling or classification.
Table 14.
Software interrupt clear register (VICSoftIntClear - address 0xFFFF F01C) bit allocation
Reset value: 0x0000 0000
Bit
31
30
29
28
27
26
25
24
Symbol
-
-
-
-
TIMER3
reserved
-
-
Access
WO
WO
WO
WO
WO
WO
WO
WO
Bit
23
22
21
20
19
18
17
16
Symbol
-
-
-
-
I2C1
AD0
-
EINT2
Access
WO
WO
WO
WO
WO
WO
WO
WO
Bit
15
14
13
12
11
10
9
8
Symbol
EINT1
EINT0
RTC
PLL
SSP/SPI1
SPI0
I2C0
-
Access
WO
WO
WO
WO
WO
WO
WO
WO
Bit
7
6
5
4
3
2
1
0
Symbol
UART1
UART0
TIMER1
reserved
ARMCore1
ARMCore0
-
WDT
Access
WO
WO
WO
WO
WO
WO
WO
WO
Table 15.
Software interrupt clear register (VICSoftIntClear - address 0xFFFF F01C) bit description
Bit
Symbol
Value
Description
Reset
value
31:0
see
0
writing logic 0 leaves corresponding bit in VICSoftInt unchanged
0
1
writing logic 1 clears corresponding bit in software interrupt register,
releasing forced request
Table 16.
Raw interrupt status register (VICRawIntr - address 0xFFFF F008) bit allocation
Reset value: 0x0000 0000
Bit
31
30
29
28
27
26
25
24
Symbol
-
-
-
-
TIMER3
reserved
-
-
Access
RO
RO
RO
RO
RO
RO
RO
RO
Bit
23
22
21
20
19
18
17
16
Symbol
-
-
-
-
I2C1
AD0
-
EINT2
Access
RO
RO
RO
RO
RO
RO
RO
RO
Bit
15
14
13
12
11
10
9
8
Symbol
EINT1
EINT0
RTC
PLL
SSP/SPI1
SPI0
I2C0
-
Access
RO
RO
RO
RO
RO
RO
RO
RO
Bit
7
6
5
4
3
2
1
0
Symbol
UART1
UART0
TIMER1
reserved
ARMCore1
ARMCore0
-
WDT
Access
RO
RO
RO
RO
RO
RO
RO
RO