
FlexRay Communication Controller (FlexRay)
MPC5644A Microcontroller Reference Manual, Rev. 6
1530
Freescale Semiconductor
.
NOTE
If at least one message buffer assigned to a certain slot is assigned to both
channels, then all message buffers assigned to this slot have to be assigned
to both channels. Otherwise, the message buffer configuration is illegal and
the result of the message buffer search is not defined.
33.5.2.80 Message Buffer Frame ID Registers (FR_MBFIDRn)
Table 33-90. FR_MBCCFRn field description
Field
Description
MTM
Message Buffer Transmission Mode
— This control bit applies only to transmit message buffers and
defines the transmission mode.
0 Event transmission mode
1 State transmission mode
CHA
CHB
Channel Assignment
— These control bits define the channel assignment and control the receive and
transmit behavior of the message buffer according to
CCFE
Cycle Counter Filtering Enable
— This control bit is used to enable and disable the cycle counter
filtering.
0 Cycle counter filtering disabled
1 Cycle counter filtering enabled
CCFMSK
Cycle Counter Filtering Mask
— This field defines the filter mask for the cycle counter filtering.
CCFVAL
Cycle Counter Filtering Value
— This field defines the filter value for the cycle counter filtering.
Table 33-91. Channel assignment description
CHA CHB
Transmit message buffer
Receive message buffer
Static segment
Dynamic segment
Static segment
Dynamic segment
1
1
transmit on both
channel A and
channel B
Reserved (function not
available)
store first valid frame
received on either
channel A or channel B
Reserved (function not
available)
0
1
transmit on channel B
transmit on channel B
store first valid frame
received on channel B
store first valid frame
received on channel B
1
0
transmit on channel A
transmit on channel A
store first valid frame
received on channel A
store first valid frame
received on channel A
0
0
no frame transmission
no frame transmission
no frame stored
no frame stored
Base + 0x0104 (FR_MBFIDR0)
Base + 0x010C (FR_MBFIDR1)
...
Base + 0x04FC (FR_MBFIDR127)
16-bit write access required
Write:
POC:config
or MB_DIS
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
FID
W
Reset
0
0
0
0
0
–
–
–
–
–
–
–
–
–
–
–
Figure 33-111. Message Buffer Frame ID Registers (FR_MBFIDRn)
Summary of Contents for MPC5644A
Page 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Page 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Page 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Page 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Page 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Page 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Page 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...