
FlexRay Communication Controller (FlexRay)
MPC5644A Microcontroller Reference Manual, Rev. 6
Freescale Semiconductor
1491
33.5.2.36 Sync Frame ID Rejection Filter Register (FR_SFIDRFR)
This register defines the Sync Frame Rejection Filter ID. The application must update this register outside
of the static segment. If the application updates this register in the static segment, it can appear that the CC
accepts the sync frame in the current cycle.
OPT
One Pair Trigger
— This trigger bit controls whether the CC writes continuously or only one pair of
Sync Frame Tables into the FlexRay memory area.
If this trigger is set to 1 while SDVEN or SIDEN is set to 1, the CC writes only one pair of the enabled
Sync Frame Tables corresponding to the next even-odd-cycle pair into the FlexRay memory area.
In this case, the CC clears the SDVEN or SIDEN bits immediately.
If this trigger is set to 0 while SDVEN or SIDEN is set to 1, the CC writes continuously the enabled
Sync Frame Tables into the FlexRay memory area.
0 Write continuously pairs of enabled Sync Frame Tables into FlexRay memory area.
1 Write only one pair of enabled Sync Frame Tables into FlexRay memory area.
SDVEN
Sync Frame Deviation Table Enable
— This bit controls the generation of the Sync Frame
Deviation Tables. The application must set this bit to request the CC to write the Sync Frame
Deviation Tables into the FlexRay memory area.
0 Do not write Sync Frame Deviation Tables
1 Write Sync Frame Deviation Tables into FlexRay memory area
Note:
If SDVEN is set to 1, then SIDEN must also be set to 1.
SIDEN
Sync Frame ID Table Enable
— This bit controls the generation of the Sync Frame ID Tables. The
application must set this bit to 1 to request the CC to write the Sync Frame ID Tables into the
FlexRay memory area.
0 Do not write Sync Frame ID Tables
1 Write Sync Frame ID Tables into FlexRay memory area
Base + 0x0046
16-bit write access required
Write: Normal Mode
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
SYNFRID
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 33-36. Sync Frame ID Rejection Filter Register (FR_SFIDRFR)
Table 33-41. FR_SFIDRFR field description
Field
Description
SYNFRID
Sync Frame Rejection ID
— This field defines the frame ID of a frame that must not be used for clock
synchronization. For details see
Section 33.6.15.2, Sync frame rejection filtering”
.
Table 33-40. FR_SFTCCSR field description (continued)
Field
Description
Summary of Contents for MPC5644A
Page 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Page 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Page 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Page 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Page 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Page 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Page 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...