
FlexRay Communication Controller (FlexRay)
MPC5644A Microcontroller Reference Manual, Rev. 6
Freescale Semiconductor
1477
33.5.2.19 Channel A Status Error Counter Register (FR_CASERCR)
This register provides the channel status error counter for channel A. The protocol engine generates a slot
status vector for each static slot, each dynamic slot, the symbol window, and the NIT. The slot status vector
contains the four protocol related error indicator bits
vSS!SyntaxError, vSS!ContentError, vSS!BViolation
,
and
vSS!TxConflict
. The CC increments the status error counter by 1 if, for a slot or segment, at least one
error indicator bit is set to 1. The counter wraps around after it has reached the maximum value. For more
information on slot status monitoring, see
Section 33.6.18, Slot status monitoring
33.5.2.20 Channel B Status Error Counter Register (FR_CBSERCR)
This register provides the channel status error counter for channel B. The protocol engine generates a slot
status vector for each static slot, each dynamic slot, the symbol window, and the NIT. The slot status vector
contains the four protocol related error indicator bits
vSS!SyntaxError
,
vSS!ContentError
,
vSS!BViolation
,
and
vSS!TxConflict
. The CC increments the status error counter by 1 if, for a slot or segment, at least one
error indicator bit is set to 1. The counter wraps around after it has reached the maximum value. For more
information on slot status monitoring see
Section 33.6.18, Slot status monitoring
”.
Base + 0x0024
A
dditional Reset: RUN Command
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
STATUS_ERR_CNT
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 33-19. Channel A Status Error Counter Register (FR_CASERCR)
Table 33-24. FR_CASERCR field description
Field
Description
STATUS_ERR_CNT
Channel Status Error Counter
— This field provides the current value channel status error
counter. The counter value is updated within the first macrotick of the following slot or
segment.
Base + 0x0026
Additional Reset: RUN Command
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
STATUS_ERR_CNT
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 33-20. Channel B Status Error Counter Register (FR_CBSERCR)
Table 33-25. FR_CBSERCR field description
Field
Description
STATUS_ERR_CNT
Channel Status Error Counter
— This field provides the current channel status error count.
The counter value is updated within the first macrotick of the following slot or segment.
Summary of Contents for MPC5644A
Page 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Page 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Page 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Page 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Page 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Page 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Page 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...