
Enhanced Serial Communication Interface (ESCI)
MPC5644A Microcontroller Reference Manual, Rev. 6
1346
Freescale Semiconductor
31.3.2.4
SCI data register (eSCI_DR)
In SCI mode this register is used to provide transmit data and retrieve received data. In LIN mode any write
access to this register is ignored and any read access returns unspecified data. In case of data transmission
this register is used to provide a part of the transmit data. In case of data reception this register provides a
part of the received data and related error information.If the application writes to the lower byte of this
register (eSCI_DR[8:15]), the internal commit flag iCMT, which is not visible to the application, is set to
indicate that the register has been updated and ready to transmit new data.
If the application reads from the lower byte of this register (eSCI_DR[8:15]), a signal is send to the internal
receiver unit to indicate that the register was read and is ready to receive new data. The read access will
not change the content of any register.
PMSK
Parity Bit Masking. This bit defines whether the received parity bit is presented in the related bit position in the
0 The received parity bit is presented in the bit position related to the parity bit.
1 The value 0 is presented in the bit position related to the parity bit.
ORIE
Overrun Interrupt Enable. This bit controls the eSCI_SR[OR] interrupt request generation.
0 OR interrupt request generation disabled.
1 OR interrupt request generation enabled.
NFIE
Noise Interrupt Enable. This bit controls the eSCI_SR[NF] interrupt request generation.
0 NF interrupt request generation disabled.
1 NF interrupt request generation enabled.
FEIE
Frame Error Interrupt Enable. This bit controls the eSCI_SR[FE] interrupt request generation.
0 FE interrupt request generation disabled.
1 FE interrupt request generation enabled.
PFIE
Parity Error Interrupt Enable. This bit controls the eSCI_SR[PF] interrupt request generation.
0 PF interrupt request generation disabled.
1 PF interrupt request generation enabled.
eSC 0x0006
Write: Anytime
R
RN
TN
ERR
0
RD[11:8]
RD[7]
RD[6:0]
W
TD[7]
TD[6:0]
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 31-5. SCI data register (eSCI_DR)
Table 31-8. eSCI_CR2 field descriptions (continued)
Field
Description
Summary of Contents for MPC5644A
Page 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Page 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Page 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Page 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Page 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Page 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Page 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...