
Deserial Serial Peripheral Interface (DSPI)
MPC5644A Microcontroller Reference Manual, Rev. 6
1270
Freescale Semiconductor
30.8.2.5
DSPI Status Register (DSPI_SR)
The DSPI_SR contains status and flag bits. The bits reflect the status of the DSPI and indicate the
occurrence of events that can generate interrupt or DMA requests. Software can clear flag bits in the
DSPI_SR by writing a ‘1’ to it. Writing a ‘0’ to a flag bit has no effect. This register may not be writable
in module disable mode due to the use of power saving mechanisms.
8
PP
Parity Polarity
PP bit controls polarity of the parity bit transmitted and checked
0 Even Parity: number of “1” bits in the transmitted frame is even. The DSPI_SR[SPEF] bit is set if
in the received frame number of “1” bits is odd.
1 Odd Parity: number of “1” bits in the transmitted frame is odd. The DSPI_SR[SPEF] bit is set if in
the received frame number of “1” bits is even.
29–31
—
Not used, write always zero to keep software compatible with future updates.
Address: DSP 0x2C
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
TCF TXRXS
0
EOQF TFUF
0
TFFF
0
0
DPEF SPEF
DDIF RFOF
0
RFDF
0
W w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
TXCTR
TXNXTPTR
RXCTR
POPNXTPTR
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 30-10. DSPI Status Register (DSPI_SR)
Table 30-12. DSPI_SR field description
Field
Description
0
TCF
Transfer Complete Flag
The TCF bit indicates that all bits in a frame have been shifted out. The TCF bit remains set until
cleared by writing 1 to it.
0 Transfer not complete
1 Transfer complete
1
TXRXS
TX & RX Status
The TXRXS bit reflects the run status of the DSPI.
Section 30.9.1, Start and stop of DSPI transfers
explains what causes this bit to be set or cleared.
0 TX and RX operations are disabled (DSPI is in STOPPED state)
1 TX and RX operations are enabled (DSPI is in RUNNING state)
2
Reserved, should be cleared.
Table 30-11. DSPI_CTAR0 field description in slave mode (continued)
Field
Descriptions
Summary of Contents for MPC5644A
Page 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Page 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Page 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Page 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Page 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Page 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Page 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...