MPC555
/
MPC556
QUEUED SERIAL MULTI-CHANNEL MODULE
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
14-11
14.6.2 PORTQS Pin Assignment Register (PQSPAR)
PQSPAR determines which of the QSPI pins, with the exception of the SCK pin, are
used by the QSPI submodule, and which pins are available for general-purpose I/O.
Pins may be assigned on a pin-by-pin basis. If the QSPI is disabled, the SCK pin is
automatically assigned its general-purpose I/O function (QGPIO6).
QSPI pins designated by PQSPAR as general-purpose I/O pins are controlled only by
PQSDDR and PQSPDR; the QSPI has no effect on these pins. PQSPAR does not af-
fect the operation of the SCI submodule.
summarizes the QSMCM pin functions.
*See bit descriptions in
PORTQS
— Port QS Data Register
0x30 5014
MSB
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
LSB
15
RESERVED
QDRX
D2
QDTX
D2
QDRX
D1
QDTX
D1
0
QDPC
S3
QDPC
S2
QDPC
S1
QDPC
S0
QD-
SCK
QD-
MOSI
QDMI-
SO
RESET:
0
0
0
0
0
1
0
1
0
0
0
0
0
0
0
0
Table 14-9 QSMCM Pin Functions
PORTQS Function
QSMCM Function
QGPI2
RXD2
QGPO2
TXD2
QGPI1
RXD1
QGPO1
TXD1
QGPIO6
SCK
QGPIO5
MOSI
QGPIO4
MISO
QGPIO3
PCS[3]
QGPIO2
PCS[2]
QGPIO1
PCS[1]
QGPIO0
PCS[0]
PQSPAR
— PORTQS Pin Assignment Register
0x30 5016
MSB
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
LSB
15
0
QPAP
CS3
QPAP
CS2
QPAP
CS1
QPAP
CS0
0
QPA-
MOSI
QPAM
ISO
DDRQS*
RESET:
0
0
0
0
0
0
0
0
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..