![NXP Semiconductors MPC555 User Manual Download Page 468](http://html.mh-extra.com/html/nxp-semiconductors/mpc555/mpc555_user-manual_1722082468.webp)
MPC555
/
MPC556
QUEUED SERIAL MULTI-CHANNEL MODULE
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
14-6
14.5.4 QSMCM Interrupts
The interrupt structure of the IMB3 supports a total of 32 interrupt levels that are time
multiplexed on the IRQB[0:7] lines as seen in
Figure 14-2 QSMCM Interrupt Levels
In this structure, all interrupt sources place their asserted level on a time multiplexed
bus during four different time slots, with eight levels communicated per slot. The
ILBS[0:1] signals indicate which group of eight are being driven on the interrupt re-
quest lines.
The QSMCM module is capable of generating one of the 32 possible interrupt levels
on the IMB3. The levels that the interrupt will drive can be programmed into the inter-
rupt request level (ILDSCI and ILQSPI) bits located in the interrupt configuration reg-
ister (QDSCI_IL and QSPI_IL). This value determines which interrupt signal
(IRQB[0:7]) is driven onto the bus during the programmed time slot.
shows a block diagram of the interrupt hardware.
Table 14-3 Interrupt Levels
ILBS[0:1]
Levels
00
0:7
01
8:15
10
16:23
11
24:31
IMB3 CLOCK
ILBS[1:0]
IMB3 IRQ[7:0]
IRQ
7:0
00
01
11
10
IRQ
15:8
IRQ
23:16
IRQ
31:24
IRQ
7:0
00
01
11
10
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..