MPC555
/
MPC556
QUEUED ANALOG-TO-DIGITAL CONVERTER MODULE-64
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
13-32
The QADC64 has three global registers for configuring module operation: the module
configuration register (QADC64MCR), the interrupt register (QADC64INT), and a test
register (QADC64TEST). The global registers are always defined to be in supervisor
data space. The CPU allows software to establish the global registers in supervisor
data space and the remaining registers and tables in user space.
Table 13-6 QADC64 Address Map
Access
Address
MSB
0
LSB
15
S
1
NOTES:
1. S = Supervisor only
0x30 4800
0x30 4C00
QADC64 Module Configuration Register
(QADC64MCR_x)
See
T
2
2. Access is restricted to supervisor only and factory test mode only.
0x30 4802
0x30 4C02
QADC64 Test Register (QADC64TEST_x)
S
0x30 4804
0x30 4C04
Interrupt Register (QADC64INT_x)
See
S/U
3
3. S/U = Unrestricted or supervisor depending on the state of the SUPV bit in the QADC64MCR.
0x30 4806
0x30 4C06
Port A Data
(PORTQA_x)
descriptions.
Port B Data
(PORTQB_x)
S/U
0x30 4808
0x30 4C08
Port A Data Direction Register (DDRQA_x)
for bit descriptions.
S/U
0x30 480A
0x30 4C0A
QADC64 Control Register 0 (QACR0_x)
for bit descriptions.
S/U
0x30 480C
0x30 4C0C
QADC64 Control Register 1 (QACR1_x)
for bit descriptions.
S/U
0x30 480E
0x30 4C0E
QADC64 Control Register 2 (QACR2_x)
for bit descriptions.
S/U
0x30 4810,
0x30 4C10
QADC64 Status Register 0 (QASR0_x)
for bit descriptions.
S/U
0x30 4812,
0x30 4C12
QADC64 Status Register 1 (QASR1_x)
for bit descriptions.
---
0x30 4814 – 0x30 49FE
0x30 4C14 – 0x30 4DFE
Reserved
S/U
0x30 4A00 – 0x30 4A7E
0x30 4E00 – 0x30 4E7E
Conversion Command Word (CCW_x) Table
for bit descriptions.
S/U
0x30 4A80 – 0x30 4AFE
0x30 4E80 – 0x30 4EFE
Result Word Table
Right-Justified, Unsigned Result Register
(RJURR_x)
See
for bit descriptions.
S/U
0x30 4B00 – 0x30 4B7E
0x30 4F00 – 0x30 4F7E
Result Word Table
Left-Justified, Signed Result Register (LJSRR_x)
See
for bit descriptions.
S/U
0x30 4B80 – 0x30 4BFE
0x30 4F80 – 0x30 4FFE
Result Word Table
Left-Justified, Unsigned Result Register
(LJURR_x)
See
for bit descriptions.
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..