MPC555
/
MPC556
QUEUED ANALOG-TO-DIGITAL CONVERTER MODULE-64
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
13-33
All QADC64 analog channel/port pins that are not used for analog input channels can
be used as digital port pins. Port values are read/written by accessing the port A and
B data registers (PORTQA and PORTQB). Port A pins are specified as inputs or out-
puts by programming the port data direction register (DDRQA). Port B is an input-only
port.
13.12.1 QADC64 Module Configuration Register
13.12.2 QADC64 Test Register
QADC64TEST —
QADC64 Test Register
0x30 4802, 0x30 4C02
Used for factory test only.
13.12.3 QADC64 Interrupt Register
QADC64MCR —
QADC64 Module Configuration Register
0x30 4800
0x30 4C00
MSB
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
LSB
15
STOP
FRZ
RESERVED
SUPV
RESERVED
RESET:
0
0
0
0
0
0
0
0
1
0
0
0
0
0
0
0
Table 13-7 QADC64MCR Bit Descriptions
Bit(s)
Name
Description
0
STOP
Low-power stop mode enable. When the STOP bit is set, the clock signal to the QADC64 is dis-
abled, effectively turning off the analog circuitry.
0 = Enable QADC64 clock
1 = Disable QADC64 clock
1
FRZ
FREEZE assertion response. The FRZ bit determines whether or not the QADC64 responds to
assertion of the IMB3 FREEZE signal.
0 = QADC64 ignores the IMB3 FREEZE signal
1 = QADC64 finishes any current conversion, then freezes
2:7
—
Reserved
8
SUPV
Supervisor/unrestricted data space. The SUPV bit designates the assignable space as supervi-
sor or unrestricted.
0 = Only the module configuration register, test register, and interrupt register are designated as
supervisor-only data space. Access to all other locations is unrestricted
1 = All QADC64 registers and tables are designated as supervisor-only data space
9:15
—
Reserved
QADC64INT —
QADC64 Interrupt Register
0x30 4804
0x30 4C04
MSB
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
LSB
15
IRL1
IRL2
RESERVED
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..