![NXP Semiconductors MPC555 User Manual Download Page 212](http://html.mh-extra.com/html/nxp-semiconductors/mpc555/mpc555_user-manual_1722082212.webp)
MPC555
/
MPC556
SYSTEM CONFIGURATION AND PROTECTION
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
6-4
mapping register (IMMR). The eight possible locations are the first eight 4-Mbyte
memory blocks starting with address 0x0000 0000. (Refer to
Figure 6-2 MPC555
/
MPC556 Memory Map
6.1.3 Arbitration Support
Two bits in the SIUMCR control USIU bus arbitration. The external arbitration (EARB)
bit determines whether arbitration is performed internally or externally. If EARB is
cleared (internal arbitration), the external arbitration request priority (EARP) bit deter-
mines the priority of an external master’s arbitration request. The operation of the in-
ternal arbiter is described in
0x0000 0000
0x003F FFFF
0x0040 0000
0X007F FFFF
0X0080 0000
0x00BF FFFF
0x00C0 0000
0x00FF FFFF
0x0100 0000
0x013F FFFF
0x0140 0000
0x017F FFFF
0x0180 0000
0x01BF FFFF
0x01C0 0000
0x01FF FFFF
0xFFFF FFFF
Internal 4-Mbyte Memory Block
(Resides in one of eight locations)
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..