MPC555
/
MPC556
CENTRAL PROCESSING UNIT
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
3-10
lists the MPC555 / MPC556 SPRs used for development support.
568
L2U Module Configuration Register (L2U_MCR)
1
See
for bit descriptions.
784
IMPU Region Base Address 0 (MI_RBA0)1
See
785
IMPU Region Base Address 1 (MI_RBA1)1
See
786
IMPU Region Base Address 2 (MI_RBA2)1
See
787
IMPU Region Base Address 3 (MI_RBA3)
1
See
792
L2U Region Base Address Register 0 (L2U_RBA0)1
See
for bit descriptions.
793
L2U Region Base Address Register 1 (L2U_RBA1)1
See
for bit descriptions.
794
L2U Region Base Address Register 2 (L2U_RBA2)1
See
for bit descriptions.
795
L2U Region Base Address Register 3 (L2U_RBA3)1
See
for bit descriptions.
816
IMPU Region Attribute Register 0 (MI_RA0)1
See
817
IMPU Region Attribute Register 1 (MI_RA1)1
See
818
IMPU Region Attribute Register 2 (MI_RA2)1
See
819
IMPU Region Attribute Register 3 (MI_RA3)1
See
824
L2U Region Attribute Register 0 (L2U_RA0)1
See
for bit descriptions.
825
L2U Region Attribute Register 1 (L2U_RA1)1
See
for bit descriptions.
826
L2U Region Attribute Register 2 (L2U_RA2)1
See
for bit descriptions.
827
L2U Region Attribute Register 3 (L2U_RA3)1
See
for bit descriptions.
1022
Floating-Point Exception Cause Register (FPECR)1
See
3.9.10.2 Floating-Point Exception Cause Register
for bit descriptions.
NOTES:
1. Implementation-specific SPR.
Table 3-2 Supervisor-Level SPRs (Continued)
SPR Number
(Decimal)
Special-Purpose Register
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..