I2Cx_SMB field descriptions (continued)
Field
Description
0
SHTF2IE
SHTF2 Interrupt Enable
Enables SCL high and SDA low timeout interrupt.
0
SHTF2 interrupt is disabled
1
SHTF2 interrupt is enabled
36.3.10 I2C Address Register 2 (I2Cx_A2)
Address: Base a 9h offset
Bit
7
6
5
4
3
2
1
0
Read
Write
Reset
1
1
0
0
0
0
1
0
I2Cx_A2 field descriptions
Field
Description
7–1
SAD
SMBus Address
Contains the slave address used by the SMBus. This field is used on the device default address or other
related addresses.
0
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
36.3.11 I2C SCL Low Timeout Register High (I2Cx_SLTH)
Address: Base a Ah offset
Bit
7
6
5
4
3
2
1
0
Read
Write
Reset
0
0
0
0
0
0
0
0
I2Cx_SLTH field descriptions
Field
Description
SSLT[15:8]
SSLT[15:8]
Most significant byte of SCL low timeout value that determines the timeout period of SCL low.
Chapter 36 Inter-Integrated Circuit (I2C)
MKW01Z128 MCU Reference Manual, Rev. 3, 04/2016
Freescale Semiconductor, Inc.
727
Summary of Contents for MKW01Z128
Page 7: ...MKW01xxRM Reference Manual Rev 3 04 2016 viii Freescale Semiconductor Inc...
Page 11: ...MKW01xxRM Reference Manual Rev 3 04 2016 xii Freescale Semiconductor Inc...
Page 133: ...MKW01Z128 MCU Reference Manual Rev 3 04 2016 2 Freescale Semiconductor Inc...
Page 233: ...Module clocks MKW01Z128 MCU Reference Manual Rev 3 04 2016 102 Freescale Semiconductor Inc...
Page 513: ...Interrupts MKW01Z128 MCU Reference Manual Rev 3 04 2016 382 Freescale Semiconductor Inc...
Page 633: ...CMP Trigger Mode MKW01Z128 MCU Reference Manual Rev 3 04 2016 502 Freescale Semiconductor Inc...