
Name
Function
I/O
externally generated and an output generated
synchronously by the bit clock when internally
generated.
SAI_RX_DATA
Receive Data. The receive data is sampled
synchronously by the bit clock.
I
SAI_MCLK
Audio Master Clock. The master clock is an input
when externally generated and an output when
internally generated.
I/O
40.4 Memory map and register definition
A read or write access to an address from offset 0x108 and above will result in a bus
error.
I2S memory map
Absolute
address
(hex)
Register name
Width
(in bits)
Access Reset value
Section/
page
4002_F000 SAI Transmit Control Register (I2S0_TCSR)
32
R/W
0000_0000h
4002_F008 SAI Transmit Configuration 2 Register (I2S0_TCR2)
32
R/W
0000_0000h
4002_F00C SAI Transmit Configuration 3 Register (I2S0_TCR3)
32
R/W
0000_0000h
4002_F010 SAI Transmit Configuration 4 Register (I2S0_TCR4)
32
R/W
0000_0000h
4002_F014 SAI Transmit Configuration 5 Register (I2S0_TCR5)
32
R/W
0000_0000h
4002_F020 SAI Transmit Data Register (I2S0_TDR0)
32
W
(always
reads 0)
0000_0000h
4002_F060 SAI Transmit Mask Register (I2S0_TMR)
32
R/W
0000_0000h
4002_F080 SAI Receive Control Register (I2S0_RCSR)
32
R/W
0000_0000h
4002_F088 SAI Receive Configuration 2 Register (I2S0_RCR2)
32
R/W
0000_0000h
4002_F08C SAI Receive Configuration 3 Register (I2S0_RCR3)
32
R/W
0000_0000h
4002_F090 SAI Receive Configuration 4 Register (I2S0_RCR4)
32
R/W
0000_0000h
4002_F094 SAI Receive Configuration 5 Register (I2S0_RCR5)
32
R/W
0000_0000h
4002_F0A0 SAI Receive Data Register (I2S0_RDR0)
32
R
0000_0000h
4002_F0E0 SAI Receive Mask Register (I2S0_RMR)
32
R/W
0000_0000h
4002_F100 SAI MCLK Control Register (I2S0_MCR)
32
R/W
0000_0000h
Chapter 40 Synchronous Audio Interface (SAI)
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
Freescale Semiconductor, Inc.
791