
FLEXIO memory map (continued)
Absolute
address
(hex)
Register name
Width
(in bits)
Access Reset value
Section/
page
4005_F38C
Shifter Buffer N Bit Byte Swapped Register
(FLEXIO_SHIFTBUFBBS3)
32
R/W
0000_0000h
4005_F400 Timer Control N Register (FLEXIO_TIMCTL0)
32
R/W
0000_0000h
4005_F404 Timer Control N Register (FLEXIO_TIMCTL1)
32
R/W
0000_0000h
4005_F408 Timer Control N Register (FLEXIO_TIMCTL2)
32
R/W
0000_0000h
4005_F40C Timer Control N Register (FLEXIO_TIMCTL3)
32
R/W
0000_0000h
4005_F480 Timer Configuration N Register (FLEXIO_TIMCFG0)
32
R/W
0000_0000h
4005_F484 Timer Configuration N Register (FLEXIO_TIMCFG1)
32
R/W
0000_0000h
4005_F488 Timer Configuration N Register (FLEXIO_TIMCFG2)
32
R/W
0000_0000h
4005_F48C Timer Configuration N Register (FLEXIO_TIMCFG3)
32
R/W
0000_0000h
4005_F500 Timer Compare N Register (FLEXIO_TIMCMP0)
32
R/W
0000_0000h
4005_F504 Timer Compare N Register (FLEXIO_TIMCMP1)
32
R/W
0000_0000h
4005_F508 Timer Compare N Register (FLEXIO_TIMCMP2)
32
R/W
0000_0000h
4005_F50C Timer Compare N Register (FLEXIO_TIMCMP3)
32
R/W
0000_0000h
39.3.1 Version ID Register (FLEXIO_VERID)
.
Address: 4005_F000h base + 0h offset = 4005_F000h
Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
W
Reset
0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
FLEXIO_VERID field descriptions
Field
Description
31–24
MAJOR
Major Version Number
Table continues on the next page...
Memory Map and Registers
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
750
Freescale Semiconductor, Inc.