![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 748](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847748.webp)
39.2.4 Modes of operation
The FlexIO module supports the chip modes described in the following table.
Table 39-2. Chip modes supported by the FlexIO module
Chip mode
FlexIO Operation
Run
Normal operation
Stop/Wait
Can continue operating provided the Doze Enable bit (CTRL[DOZEN]) is set and
the FlexIO is using an external or internal clock source which remains operating
during stop/wait modes.
Low Leakage Stop
The Doze Enable (CTRL[DOZEN]) bit is ignored and the FlexIO will wait for all
Timers to complete any pending operation before acknowledging low leakage
mode entry.
Debug
Can continue operating provided the Debug Enable bit (CTRL[DBGE]) is set.
39.2.5 FlexIO Signal Descriptions
Signal
Description
I/O
FXIO_Dn (n=0...7)
Bidirectional FlexIO Shifter and Timer
pin inputs/outputs
I/O
Memory Map and Registers
FLEXIO memory map
Absolute
address
(hex)
Register name
Width
(in bits)
Access Reset value
Section/
page
4005_F000 Version ID Register (FLEXIO_VERID)
32
R
0100_0000h
4005_F004 Parameter Register (FLEXIO_PARAM)
32
R
4005_F008 FlexIO Control Register (FLEXIO_CTRL)
32
R/W
0000_0000h
4005_F010 Shifter Status Register (FLEXIO_SHIFTSTAT)
32
w1c
0000_0000h
4005_F014 Shifter Error Register (FLEXIO_SHIFTERR)
32
w1c
0000_0000h
4005_F018 Timer Status Register (FLEXIO_TIMSTAT)
32
w1c
0000_0000h
4005_F020 Shifter Status Interrupt Enable (FLEXIO_SHIFTSIEN)
32
R/W
0000_0000h
4005_F024 Shifter Error Interrupt Enable (FLEXIO_SHIFTEIEN)
32
R/W
0000_0000h
4005_F028 Timer Interrupt Enable Register (FLEXIO_TIMIEN)
32
R/W
0000_0000h
4005_F030 Shifter Status DMA Enable (FLEXIO_SHIFTSDEN)
32
R/W
0000_0000h
4005_F080 Shifter Control N Register (FLEXIO_SHIFTCTL0)
32
R/W
0000_0000h
Table continues on the next page...
39.3
Memory Map and Registers
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
748
Freescale Semiconductor, Inc.