![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 229](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847229.webp)
NOTE
This register is reset on Chip POR not VLLS and by reset types
that trigger Chip POR not VLLS. It is unaffected by reset types
that do not trigger Chip POR not VLLS. See the Reset section
details for more information.
Address: 4007_E000h base + 2h offset = 4007_E002h
Bit
7
6
5
4
3
2
1
0
Read
Write
Reset
0
0
0
0
0
0
1
1
SMC_STOPCTRL field descriptions
Field
Description
7–6
PSTOPO
Partial Stop Option
These bits control whether a Partial Stop mode is entered when STOPM=STOP. When entering a Partial
Stop mode from RUN (or VLPR) mode, the PMC, MCG and flash remain fully powered, allowing the
device to wakeup almost instantaneously at the expense of higher power consumption. In PSTOP2, only
system clocks are gated allowing peripherals running on bus clock to remain fully functional. In PSTOP1,
both system and bus clocks are gated.
00
STOP - Normal Stop mode
01
PSTOP1 - Partial Stop with both system and bus clocks disabled
10
PSTOP2 - Partial Stop with system clock disabled and bus clock enabled
11
Reserved
5
PORPO
POR Power Option
This bit controls whether the POR detect circuit is enabled in VLLS0 mode.
0
POR detect circuit is enabled in VLLS0
1
POR detect circuit is disabled in VLLS0
4
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
3
Reserved
This field is reserved.
This bit is reserved for future expansion and should always be written zero.
VLLSM
VLLS Mode Control
This field controls which VLLS sub-mode to enter if STOPM = VLLSx.
000
VLLS0
001
VLLS1
010
Reserved
011
VLLS3
100
Reserved
101
Reserved
110
Reserved
111
Reserved
Chapter 14 System Mode Controller (SMC)
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
Freescale Semiconductor, Inc.
229