![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 160](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847160.webp)
12.3.10 System Clock Gating Control Register 6 (SIM_SCGC6)
Address: 4004_7000h base + 103Ch offset = 4004_803Ch
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
SIM_SCGC6 field descriptions
Field
Description
31
DAC0
DAC0 Clock Gate Control
This bit controls the clock gate to the DAC0 module.
0
Clock disabled
1
Clock enabled
30
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
29
RTC
RTC Access Control
Controls software access and interrupts to the RTC module.
0
Access and interrupts disabled
1
Access and interrupts enabled
28
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
27
ADC0
ADC0 Clock Gate Control
Controls the clock gate to the ADC0 module.
0
Clock disabled
1
Clock enabled
26
TPM2
TPM2 Clock Gate Control
Controls the clock gate to the TPM2 module.
0
Clock disabled
1
Clock enabled
Table continues on the next page...
Memory map and register definition
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
160
Freescale Semiconductor, Inc.