
UART Modules
MCF5272 ColdFire
®
Integrated Microprocessor User’s Manual, Rev. 3
16-4
Freescale Semiconductor
NOTE
UART registers are accessible only as bytes.
16.3.1
UART Mode Registers 1 (UMR1
n
)
The UART mode registers 1 (UMR1
n
) control configuration. UMR1
n
can be read or written when the
mode register pointer points to it, at RESET or after a
RESET
MODE
REGISTER
POINTER
command using
UCR
n
[MISC]. After UMR1
n
is read or written, the pointer points to UMR2
n
.
describes UMR1
n
fields.
0x12C
0x16C
UART Receiver FIFO
registers—(URF
n
—
0x130
0x170
UART Fractional Precision
Divider Control registers
(UFPD
n
—
0x134
0x174
(Read) UART input port
registers—(UIP
n
—
(Write) Do not access.
—
0x138
0x178
(Read) Do not access.
—
(Write) UART output port bit
set command
registers—(UOP1
n
3
—
0x13C
0x17C
(Read) Do not access.
—
(Write) UART output port bit
reset command
registers—(UOP0
n
—
1
UMR1
n
, UMR2
n
, and UCSR
n
should be changed only after the receiver/transmitter is issued a software reset command. That
is, if channel operation is not disabled, undesirable results may occur.
2
This address is for factory testing. Reading this location results in undesired effects and possible incorrect transmission or
reception of characters. Register contents may also be changed.
3
Address-triggered commands
7
6
5
4
3
2
1
0
Field
RxRTS
RxIRQ/FFULL
ERR
PM
PT
B/C
Reset
0000_0000
R/W
R/W
Address
MBAR + 0x100 (UART0), 0x140 (UART1). After UMR1
n
is read or written, the pointer points to UMR2
n
.
Figure 16-2. UART Mode Registers 1 (UMR1
n
)
Table 16-1. UART Module Programming Model (continued)
MBAR Offset
[31:24]
[23:16]
[15:8]
[7:0]
UART0
UART1