Port Integration Module (S12XSPIMV1)
S12XS Family Reference Manual, Rev. 1.13
Freescale Semiconductor
77
2.3.7
PIM Reserved Registers
2.3.8
Port E Data Register (PORTE)
Address 0x0004 (PRR) to 0x0007 (PRR)
Access: User read
1
1
Read: Always reads 0x00
Write: Unimplemented
7
6
5
4
3
2
1
0
R
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
= Unimplemented or Reserved
Figure 2-5. PIM Reserved Registers
Address 0x0008 (PRR)
Access: User read/write
1
1
Read: Anytime, the data source depends on the data direction value
Write: Anytime
7
6
5
4
3
2
1
0
R
PE7
PE6
PE5
PE4
PE3
PE2
PE1
PE0
W
Altern.
Function
XCLKS
—
—
ECLK
—
—
IRQ
XIRQ
ECLKX2
—
—
—
—
—
—
—
Reset
0
0
0
0
0
0
—
2
2
These registers are reset to zero. Two bus clock cycles after reset release the register values are updated with the associated
pin values.
= Unimplemented or Reserved
Figure 2-6. Port E Data Register (PORTE)
Summary of Contents for MC9S12XS128
Page 4: ...S12XS Family Reference Manual Rev 1 13 4 Freescale Semiconductor ...
Page 168: ...Interrupt S12XINTV2 S12XS Family Reference Manual Rev 1 13 168 Freescale Semiconductor ...
Page 736: ...Ordering Information S12XS Family Reference Manual Rev 1 13 736 Freescale Semiconductor ...
Page 737: ......