LIN Physical Layer (S12LINPHYV2)
MC9S12VRP Family Reference Manual Rev. 1.3
404
NXP Semiconductors
resistor of 1 k
must be placed in parallel between VLINSUP and the LIN Bus pin, with a diode between
VLINSUP and the resistor. The fall time from recessive to dominant and the rise time from dominant to
recessive is selectable and controlled to guarantee communication quality and reduce EMC emissions. The
symmetry between both slopes is guaranteed.
16.1.2
Modes of Operation
The LIN Physical Layer can operate in the following four modes:
1. Shutdown Mode
The LIN Physical Layer is fully disabled. No wake-up functionality is available. The internal
pullup resistor is replaced by a high ohmic one (330 k
) to maintain the LIN Bus pin in the
recessive state. All registers are accessible.
2. Normal Mode
The full functionality is available. Both receiver and transmitter are enabled.
3. Receive Only Mode
The transmitter is disabled and the receiver is running in full performance mode.
4. Standby Mode
The transmitter of the LIN Physical Layer is disabled. If the wake-up feature is enabled, the internal
pullup resistor can be selected (330 k
or 34 k
). The receiver enters a low power mode and
optionally it can pass wake-up events to the Serial Communication Interface (SCI). If the wake-up
feature is enabled and if the LIN Bus pin is driven with a dominant level longer than t
WUFR
followed by a rising edge, the LIN Physical Layer sends a wake-up pulse to the SCI, which requests
a wake-up interrupt. (This feature is only available if the LIN Physical Layer is routed to the SCI).
16.1.3
Block Diagram
shows the block diagram of the LIN Physical Layer. The module consists of a receiver with
wake-up control, a transmitter with slope and timeout control, a current sensor with overcurrent protection
as well as a registers control block.
Summary of Contents for MC9S12VRP64
Page 16: ...MC9S12VRP Family Reference Manual Rev 1 3 16 NXP Semiconductors ...
Page 46: ...Device Overview S12VRP Series MC9S12VRP Family Reference Manual Rev 1 3 46 NXP Semiconductors ...
Page 236: ...S12S Debug Module S12DBGV2 MC9S12VRP Family Reference Manual Rev 1 3 236 NXP Semiconductors ...
Page 244: ...Interrupt Module S12SINTV1 MC9S12VRP Family Reference Manual Rev 1 3 244 NXP Semiconductors ...
Page 358: ...Timer Module TIM16B2CV3 MC9S12VRP Family Reference Manual Rev 1 3 358 NXP Semiconductors ...
Page 436: ...Supply Voltage Sensor BATSV2 MC9S12VRP Family Reference Manual Rev 1 3 436 NXP Semiconductors ...
Page 528: ...NVM Electrical Parameters MC9S12VRP Family Reference Manual Rev 1 3 528 NXP Semiconductors ...
Page 530: ...Package Information MC9S12VRP Family Reference Manual Rev 1 3 530 NXP Semiconductors ...
Page 531: ...Package Information MC9S12VRP Family Reference Manual Rev 1 3 NXP Semiconductors 531 ...
Page 532: ...Package Information MC9S12VRP Family Reference Manual Rev 1 3 532 NXP Semiconductors ...