![NXP Semiconductors MC9S08PA4 Reference Manual Download Page 383](http://html1.mh-extra.com/html/nxp-semiconductors/mc9s08pa4/mc9s08pa4_reference-manual_1721838383.webp)
19.3.12 Debug FIFO Extended Information Register (DBG_FX)
NOTE
All the bits in this register reset to 0 in POR or non-end-run
reset. The bits are undefined in end-run reset. In the case of an
end-trace to reset where DBGEN = 1 and BEGIN = 0, the bits
in this register do not change after reset.
Address: 3010h base + Bh offset = 301Bh
Bit
7
6
5
4
3
2
1
0
Read
Write
Reset
0
0
0
0
0
0
0
0
DBG_FX field descriptions
Field
Description
7
PPACC
PPAGE Access Indicator Bit
This bit indicates whether the captured information in the current FIFO word is associated with an
extended access through the PPAGE mechanism or not. This is indicated by the internal signal
mmu_ppage_sel which is 1 when the access is through the PPAGE mechanism.
0
The information in the corresponding FIFO word is event-only data or an unpaged 17-bit CPU address
with bit-16 = 0.
1
The information in the corresponding FIFO word is a 17-bit flash address with PPAGE[2:0] in the three
most significant bits and CPU address[13:0] in the 14 least significant bits.
6–1
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
0
Bit16
Extended Address Bit 16
This bit is the most significant bit of the 17-bit core address.
19.3.13 Debug Control Register (DBG_C)
Address: 3010h base + Ch offset = 301Ch
Bit
7
6
5
4
3
2
1
0
Read
Write
Reset
1
1
0
0
0
0
0
0
Chapter 19 Debug module (DBG)
MC9S08PA4 Reference Manual, Rev. 5, 08/2017
NXP Semiconductors
383
Summary of Contents for MC9S08PA4
Page 1: ...MC9S08PA4 Reference Manual Supports MC9S08PA4 Document Number MC9S08PA4RM Rev 5 08 2017 ...
Page 2: ...MC9S08PA4 Reference Manual Rev 5 08 2017 2 NXP Semiconductors ...
Page 22: ...MC9S08PA4 Reference Manual Rev 5 08 2017 22 NXP Semiconductors ...
Page 28: ...System clock distribution MC9S08PA4 Reference Manual Rev 5 08 2017 28 NXP Semiconductors ...
Page 150: ...Port data registers MC9S08PA4 Reference Manual Rev 5 08 2017 150 NXP Semiconductors ...
Page 196: ...Human machine interfaces HMI MC9S08PA4 Reference Manual Rev 5 08 2017 196 NXP Semiconductors ...
Page 224: ...Instruction Set Summary MC9S08PA4 Reference Manual Rev 5 08 2017 224 NXP Semiconductors ...
Page 232: ...Functional Description MC9S08PA4 Reference Manual Rev 5 08 2017 232 NXP Semiconductors ...
Page 258: ...FTM Interrupts MC9S08PA4 Reference Manual Rev 5 08 2017 258 NXP Semiconductors ...
Page 294: ...Functional description MC9S08PA4 Reference Manual Rev 5 08 2017 294 NXP Semiconductors ...
Page 398: ...Resets MC9S08PA4 Reference Manual Rev 5 08 2017 398 NXP Semiconductors ...
Page 400: ...MC9S08PA4 Reference Manual Rev 5 08 2017 400 NXP Semiconductors ...