
UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
42 of 464
NXP Semiconductors
UM10850
Chapter 4: LPC5410x System configuration (SYSCON)
4.5.23 AHB Clock Control register 1
The AHBCLKCTRL1 register enables the clocks to individual peripheral blocks.
4.5.24 AHB Clock Control Set register 0
Writing a 1 to a bit position in AHBCLKCTRLSET0 sets the corresponding position in
AHBCLKCTRL0. This is a write-only register. For bit assignments, see
.
4.5.25 AHB Clock Control Set register 1
Writing a 1 to a bit position in AHBCLKCTRLSET1 sets the corresponding position in
AHBCLKCTRL1. This is a write-only register. For bit assignments, see
.
4.5.26 AHB Clock Control Clear register 0
Writing a 1 to a bit position in AHBCLKCTRLCLR0 clears the corresponding position in
AHBCLKCTRL0. This is a write-only register. For bit assignments, see
.
Table 52.
AHB Clock Control register 1 (AHBCLKCTRL1, address 0x4000 00C4) bit description
Bit
Symbol
Description
Reset value
0
MRT
Enables the clock for the Multi-Rate Timer. 0 = Disable; 1 = Enable.
0
1
RIT
Enables the clock for the repetitive interrupt timer. 0 = Disable; 1 = Enable.
0
2
SCT0
Enables the clock for SCT0. 0 = Disable; 1 = Enable.
0
8:3
-
Reserved. Read value is undefined, only zero should be written.
-
9
FIFO
Enables the clock for system FIFOs. 0 = Disable; 1 = Enable.
0
10
UTICK
Enables the clock for the Micro-tick Timer. 0 = Disable; 1 = Enable.
0
21:11
-
Reserved. Read value is undefined, only zero should be written.
0
22
CT32B2
Enables the clock for CT32B 2. 0 = Disable; 1 = Enable.
0
25:23
-
Reserved. Read value is undefined, only zero should be written.
-
26
CT32B3
Enables the clock for CT32B 3. 0 = Disable; 1 = Enable.
0
27
CT32B4
Enables the clock for CT32B 4. 0 = Disable; 1 = Enable.
0
31:28
-
Reserved. Read value is undefined, only zero should be written.
-
Table 53.
Clock control set register 0 (AHBCLKCTRLSET0, address 0x4000 00C8) bit description
Bit
Symbol
Description
Reset value
31:0
CLK_SET0
Writing ones to this register sets the corresponding bit or bits in the AHBCLKCTRL0
register, if they are implemented.
Bits that do not correspond to defined bits in AHBCLKCTRL0 are reserved and only
zeroes should be written to them.
-
Table 54.
Clock control set register 1 (AHBCLKCTRLSET1, address 0x4000 00CC) bit description
Bit
Symbol
Description
Reset value
31:0
CLK_SET1
Writing ones to this register sets the corresponding bit or bits in the AHBCLKCTRL1
register, if they are implemented.
Bits that do not correspond to defined bits in AHBCLKCTRL1 are reserved and only
zeroes should be written to them.
-