DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
85 of 571
NXP Semiconductors
UM10316
Chapter 8: LPC29xx event router
3.
Event Router register overview
The event-router registers are shown in
. These registers have an offset to the
base address ER RegBase which can be found in the memory map.
3.1 Event status register
The event status register determines when the Event Router forwards an interrupt request
to the Vectored Interrupt Controller, if the corresponding event enable has been set.
shows the bit assignment of the PEND register.
UART1 RXD
IN
20
UART1 receive data input
<tbd>
USB_I2C_SCL IN
21
<tbd>
<tbd>
-
na
22
CAN interrupt (internal)
1
-
na
23
VIC FIQ (internal)
1
-
na
24
VIC IRQ (internal)
1
-
-
26 to 25
reserved
-
Table 72.
Event-router pin connections
…continued
Symbol
Direction
Bit position
Description
Default
polarity
Table 73.
Event Router register overview (base address: E000 2000h)
Address
offset
Access
Reset value
Name
Description
Reference
C00h
R
0000 0000h
PEND
Event status register
see
C20h
W
-
INT_CLR
Event-status clear register
see
C40h
W
-
INT_SET
Event-status set register
C60h
R
07FF FFFFh
MASK
Event-enable register
see
C80h
W
-
MASK_CLR
Event-enable clear register see
CA0h
W
-
MASK_SET
Event-enable set register
see
CC0h
R/W
01C0 00FFh
APR
Activation polarity register
see
CE0h
R/W
07FF FFFFh
ATR
Activation type register
see
D00h
R
-
reserved
Reserved; do not modify
-
D20h
R/W
0000 0000h
RSR
Raw-status register
see