DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
73 of 571
NXP Semiconductors
UM10316
Chapter 6: LPC29xx System Control Unit (SCU)
3.1 SCU port function select registers
The port function select register configures the pin functions individually on the
corresponding I/O port. For an overview of pinning, see
. Each port pin has
its individual register. Each port has its SFSPn_BASE register as defined above in
. n runs from 0 to 4, m runs from 0 to 31. For port 5, m runs from 0 to 15.
shows the address locations of the SFSPn_m registers within a port memory
space as indicated by SFSPn_BASE.
SFSP4_BASE
400h
R/W
0000 0000h
Function-select port 4 base
address
SFSP5_BASE
500h
R/W
0000 0000h
Function-select port 5 base
address
SFSP5_16
540h
R/W
0000 0000h
Function select port 5 pin
16 (USB port 2, USB_D
−
2)
-
544h
-
0000 0000h
reserved
-
SFSP5_18
548h
R/W
0000 0000h
Function select port 5 pin
18 (USB port 2, USB_D
−
1)
-
54Ch
-
0000 0000h
-
-
SEC_DIS
B00h
R/W
Security disable register
SEC_STA
B04h
R
Security status register
SSMM0
C00h
R/W
2000 0000h
Shadow memory mapping
register for ARM
SSMM1
C04h
R/W
2000 0000h
Shadow memory mapping
register for master DMA0
SSMM2
C08h
R/W
2000 0000h
Shadow memory mapping
register for master DMA1
SSMM3
C0Ch
R/W
2000 0000h
Shadow memory mapping
register for master USB
SMP0
D00h
R
0000 0000h
Master priority ARM
SMP1
D04h
R
0000 0000h
Master priority DMA0
SMP2
D08h
R
0000 0000h
Master priority DMA1
SMP3
D0Ch
R
0000 0000h
Master priority USB
-
FF4h
R
0000 0000h
Reserved; do not modify.
Read as logic 0
-
FFCh
R
A09B 2000h
Reserved; do not modify.
Read as logic 0
Table 56.
SCU register overview (base address: 0xE000 1000)
…continued
Name
Address
offset
Access
Reset value
Description
Reference