DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
268 of 571
NXP Semiconductors
UM10316
Chapter 18: LPC29xx SPI0/1/2
[1]
Tx: If WORDSIZE < Tx FIFO width (16 bits) only the LSBs are transmitted. Rx: In case WORDSIZE < Rx
FIFO (16 bits) the MSBs of the data stored in the Rx FIFO are zero.
3.11 SPI FIFO interrupt threshold register
The interrupt threshold register configures the FIFO levels at which an interrupt request is
generated to service the FIFOs.
shows the bit assignment of the INT_THRESHOLD register.
5
SPH
R/W
Serial clock phase (only used if Motorola
SPI mode is selected). Determines which
edges of the serial clock data is captured
on during transfers.
1
First data bit is captured on the second
clock-edge transition of a new transfer
0*
First data bit is captured on the first clock-
edge transition of a new transfer
4 to 0
WORDSIZE
R/W
Word size of transfers to this slave
(minus 1 encoded)
Motorola SPI mode:
0 0111h
8 bits
0 1111h
16 bits
Texas Instruments synchronous serial
mode:
0 0011h 4 bits
0 0111h
8 bits
0 1111h
16 bits
0
0000h*
Table 224. SLVn_SETTINGS2 register bit description (SLV0/1/2_SETTINGS2, addresses:
0xE004 7028/30/38/40 (SPI0), 0xE004 8028/30/38/40 (SPI1), 0xE004 9028/30/38/40
(SPI2))
…continued
* = reset value
Bit
Symbol
Access
Value
Description