DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
15 of 571
1.
How to read this chapter
The memory configuration varies for the different LPC29xx parts (see
). In
addition to the memory blocks, peripheral register blocks in memory region 7 are available
only if the peripheral is implemented. See
for part specific registers. All other
peripheral registers are available on all LPC29xx parts.
UM10316
Chapter 2: LPC29xx memory mapping
Rev. 00.06 — 17 December 2008
User manual
Table 5.
LPC29xx memory configurations
Part number
Flash
SRAM
TCM (I/D)
SMC
SRAM
(16 kB)
SRAM
(32 kB)
ETB
(8KB)
LPC2917/01
512 kB
yes
yes
yes
16/16 kB
8 banks, 16
MB each
LPC2919/01
768 kB
yes
yes
yes
16/16 kB
8 banks, 16
MB each
LPC2921
128 kB
yes
no
yes
16/16 kB
-
LPC2923
256 kB
yes
no
yes
16/16 kB
-
LPC2925
512 kB
no
yes
yes
16/16 kB
-
LPC2927
512 kB
yes
yes
yes
32/32 kB
8 banks, 16
MB each
LPC2929
768 kB
yes
yes
yes
32/32 kB
8 banks, 16
MB each
LPC2930
-
yes
yes
yes
32/32 kB
8 banks, 16
MB each
LPC2939
768 kB
yes
yes
yes
32/32 kB
8 banks, 16
MB each
Table 6.
LPC29xx configuration of peripheral registers
Part number
peripheral
cluster #2
peripheral cluster #6
AHB
peripherals
GPIO
ADC0
ADC1
ADC2
USB
LPC291719/01
GPIO0/1/2/3
no
yes
yes
no
LPC2919/01
GPIO0/1/2/3
no
yes
yes
no
LPC2921
GPIO0/1/5
no
yes
yes
yes
LPC2923
GPIO0/1/5
no
yes
yes
yes
LPC2925
GPIO0/1/5
no
yes
yes
yes
LPC2927
GPIO0/1/2/3/5
yes
yes
yes
yes
LPC2929
GPIO0/1/2/3/5
yes
yes
yes
yes
LPC2930
GPIO0/1/2/3/4/5
yes
yes
yes
yes
LPC2939
GPIO0/1/2/3/4/5
yes
yes
yes
yes