DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
144 of 571
NXP Semiconductors
UM10316
Chapter 12: LPC29xx external Static Memory Controller (SMC)
4.
External SMC register overview
The external SMC memory-bank configuration registers are shown in
.
The memory-bank configuration registers have an offset to the base address SMC
RegBase which can be found in the memory map.
Table 105. External SMC register overview (base address 6000 0000h)
Offset
Address
Access
Width
Reset
value
Symbol
Description
Reference
Bank 0
000h
R/W
4
Fh
SMBIDCYR0
Idle-cycle control register for memory
bank 0
004h
R/W
5
1Fh
SMBWST1R0
Wait-state 1 control register for memory
bank 0
008h
R/W
5
1Fh
SMBWST2R0
Wait-state 2 control register for memory
bank 0
00Ch
R/W
4
0h
SMBWSTOENR0
Output-enable assertion delay control
register for memory bank 0
010h
R/W
4
1h
SMBWSTWENR0
Write-enable assertion delay control
register for memory bank 0
014h
R/W
8
80h
SMBCR0
Configuration register for memory bank 0
018h
R/W
2
0h
SMBSR0
Status register for memory bank 0
see
Bank 1
01Ch
R/W
4
Fh
SMBIDCYR1
Idle-cycle control register for memory
bank 1
020h
R/W
5
1Fh
SMBWST1R1
Wait-state 1 control register for memory
bank 1
see
024h
R/W
5
1Fh
SMBWST2R1
Wait-state 2 control register for memory
bank 1
028h
R/W
4
0h
SMBWSTOENR1
Output-enable assertion delay control
register for memory bank 1
02Ch
R/W
4
1h
SMBWSTWENR1
Write-enable assertion delay control
register for memory bank 1
030h
R/W
8
00h
SMBCR1
Configuration register for memory bank 1
034h
R/W
2
0h
SMBSR1
Status register for memory bank 1
see
Bank 2
038h
R/W
4
Fh
SMBIDCYR2
Idle-cycle control register for memory
bank 2
03Ch
R/W
5
1Fh
SMBWST1R2
Wait-state 1 control register for memory
bank 2
040h
R/W
5
1Fh
SMBWST2R2
Wait-state 2 control register for memory
bank 2
044h
R/W
4
0h
SMBWSTOENR2
Output-enable assertion delay control
register for memory bank 2