DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
142 of 571
NXP Semiconductors
UM10316
Chapter 12: LPC29xx external Static Memory Controller (SMC)
Memory is available in various speeds, so the numbers of wait-states for both read and
write access must be set up. These settings should be reconsidered when the ARM
processor-core clock changes.
a timing diagram for reading external memory is shown. The relationship
between the wait-state settings is indicated with arrows.
a timing diagram for writing external memory is shown. The relationship
between wait-state settings is indicated with arrows.
8-bit bank using 8-bit device
Fig 37. External memory interface: 8-bit banks with 8-bit devices
WSTOEN=3, WST1=7
Fig 38. Reading from external memory
CS0 .. CS
n
OE_N
CE
OE
WE
IO[7:0]
A[x:0]
D[7:0]
BLS0
A[x:0]
OE_N
CLK(SYS)
CS
ADDR
DATA
WSTOEN
WST1