UM10208_2
© NXP B.V. 2007. All rights reserved.
User manual
Rev. 02 — 1 June 2007
40 of 362
NXP Semiconductors
UM10208
Chapter 5: LPC2800 Flash
5.6.6 Flash Interrupt Enable Clear register (F_INTEN_CLR - 0x8010 2FD8)
The Flash Interrupt Enable Clear register allows clearing of individual interrupt enable bits
for the interrupt flags that are associated with programming and erase functions. The
fields in the F_INTEN_CLR register are shown in
.
5.6.7 Flash Power Down register (FLASH_PD - 0x8000 5030)
The FLASH_PD register allows shutting down the Flash memory system in order to save
power if it is not needed. During power-up and when the Flash memory exits power down
mode, it requires additional time for internal initialization, see the FLASH_INIT register
description. The fields in the FLASH_PD register are shown in
5.6.8 Flash Initialization register (FLASH_INIT - 0x8000 5034)
During power-up or when the Flash has been in Power down mode and then re-activated
(see the FLASH_PD register), this status allows determining when the Flash has
completed its internal initialization and is ready for use. When the MODE pins indicate
execution from Flash (see the Boot Process chapter), the boot code waits for this status
bit to be 0 before reading the valid program marker word from Flash. The fields in the
FLASH_INIT register are shown in
Table 22.
Flash Interrupt Enable Set register (F_INTEN_SET - 0x8010 2FDC)
Bits Name
Description
Access Reset
value
1:0
SET_ENABLE These bits allow software setting of interrupt enable bits in
the F_INT_STAT register.
0 : leave the corresponding bit unchanged.
1: set the corresponding bit.
WO
0
31:2 -
Reserved, user software should not write ones to reserved
bits.
-
-
Table 23.
Flash Interrupt Enable Clear register (F_INTEN_CLR - 0x8010 2FD8)
Bits Name
Description
Access Reset
value
1:0
CLR_ENABLE These bits allow software clearing of interrupt enable bits
in the F_INT_STAT register.
0 : leave the corresponding bit unchanged,
1: clear the corresponding bit.
WO
0
31:2 -
Reserved, user software should not write ones to reserved
bits.
-
-
Table 24.
Flash Power Down register (FLASH_PD - 0x8000 5030)
Bits Name
Description
Access Reset
value
0
FLASH_PD Flash memory system Power Down control.
0: The Flash is powered down.
1: The Flash system is powered up, time must be allowed for
internal initialization prior to accessing Flash memory.
R/W
1
31:1 -
Reserved, user software should not write ones to reserved
bits. The value read from a reserved bit is not defined.
-
-