UM10208_2
© NXP B.V. 2007. All rights reserved.
User manual
Rev. 02 — 1 June 2007
143 of 362
NXP Semiconductors
UM10208
Chapter 12: LPC2800 Event router
4.4 Input Group 3 Registers
The registers listed in
have the bit assignments shown in
4.5 Event Router Output Register (EVOUT - 0x8000 0D40)
This read-only register indicates the current state of the five outputs of the Event Router.
Table 147. Registers related to Input Group 3
Register(s)
Address(es)
EVAPR3
0x8000 0CCC
EVATR3
0x8000 0CEC
EVECLR3
0x8000 0C2C
EVESET3
0x8000 0C4C
EVRSR3
0x8000 0D2C
EVMASK3
0x8000 0C6C
EVMCLR3
0x8000 0C8C
EVMSET3
0x8000 0CAC
EVPEND3
0x8000 0C0C
EVIOMK[0:4]3
0x8000 140C, 0x8000 142C, 0x8000 144C, 0x8000 146C, 0x8000 148C
EVIOMC[0:4]3 0x8000 180C, 0x8000 182C, 0x8000 184C, 0x8000 186C, 0x8000 188C
EVIOMS[0:4]3
0x8000 1C0C, 0x8000 1C2C, 0x8000 1C4C, 0x8000 1C6C, 0x8000 1C8C
EVIOP[0:4]3
0x8000 100C, 0x8000 102C, 0x8000 104C, 0x8000 106C, 0x8000 108C
Table 148. Bit/Signal correspondence in input group 3 registers
Bit
31
30
29
28
27
26
25
24
Signal
reserved
Bit
23
22
21
20
19
18
17
16
Signal
reserved
Bit
15
14
13
12
11
10
9
8
Signal
reserved
USBbusres
UVBUS/
P7.0
USBpwroff
Bit
7
6
5
4
3
2
1
0
Signal
USBwkupcs USBgosusp MODE2/
P2.3
MODE1/
P2.2
P2.1
P2.0
reserved
Table 149. Event Router Output Register (EVOUT - 0x8000 0D40)
Bits
Symbol
Description
Reset
Value
3:0
INT[3:0]
1s indicate that the Event Router is requesting the corresponding
interrupt to the Interrupt Controller.
0
4
WakeUp 1 indicates that the Event Router is asserting its wakeup output to the
Clock Generation Unit (CGU).
0
31:5
-
Reserved. The value read from a reserved bit is not defined
-