UM10429
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
User manual
Rev. 1 — 20 October 2010
118 of 258
NXP Semiconductors
UM10429
Chapter 13: LPC11102 32-bit counter/timers (CT32B0/1)
13.5 Description
Each Counter/timer is designed to count cycles of the peripheral clock (PCLK) or an
externally supplied clock and can optionally generate interrupts or perform other actions at
specified timer values based on four match registers. Each counter/timer also includes
one capture input to trap the timer value when an input signal transitions, optionally
generating an interrupt.
In PWM mode, three match registers can be used to provide a single-edge controlled
PWM output on the match output pins. One match register is used to control the PWM
cycle length.
Remark:
32-bit counter/timer0 (CT32B0) and 32-bit counter/timer1 (CT32B1) are
functionally identical except for the peripheral base address.
13.6 Pin description
gives a brief summary of each of the counter/timer related pins.
13.7 Register description
32-bit counter/timer0 contains the registers shown in
and 32-bit counter/timer1
contains the registers shown in
. More detailed descriptions follow.
Table 113. Counter/timer pin description
Pin
Peripheral Type
Description
CT32B1_CAP0
CT32B1
Input
Capture Signals:
A transition on a capture pin can be configured to load one of the Capture
Registers with the value in the Timer Counter and optionally generate an
interrupt.
The counter/timer block can select a capture signal as a clock source
instead of the PCLK derived clock. For more details see
“Count Control Register (TMR32B0CTCR and TMR32B1TCR)” on page
126
.
n/a
CT32B0
Input
no inputs avialable
CT32B0_MAT[3, 1, 0]
CT32B1
Output
External Match Output of CT32B0/1:
When a match register TMR32B0/1MR3:0 equals the timer counter (TC),
this output can either toggle, go LOW, go HIGH, or do nothing. The
External Match Register (EMR) and the PWM Control register (PWMCON)
control the functionality of this output.
CT32B1_MAT[2:0]
CT32B0
Ouput