FLEXIO_TIMCFGn field descriptions (continued)
Field
Description
5–4
TSTOP
Timer Stop Bit
The stop bit can be added on a timer compare (between each word) or on a timer disable. When stop bit is
enabled, configured shifters will output the contents of the stop bit when the timer is disabled. When stop
bit is enabled on timer disable, the timer remains disabled until the next rising edge of the shift clock. If
configured for both timer compare and timer disable, only one stop bit is inserted on timer disable.
00
Stop bit disabled
01
Stop bit is enabled on timer compare
10
Stop bit is enabled on timer disable
11
Stop bit is enabled on timer compare and timer disable
3–2
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
1
TSTART
Timer Start Bit
When start bit is enabled, configured shifters will output the contents of the start bit when the timer is
enabled and the timer counter will reload from the compare register on the first rising edge of the shift
clock.
0
Start bit disabled
1
Start bit enabled
0
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
47.3.20 Timer Compare N Register (FLEXIO_TIMCMPn)
.
Address: 4005_A000h base + 500h (4d × i), where i=0d to 3d
Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
W
Reset
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
FLEXIO_TIMCMPn field descriptions
Field
Description
31–16
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
CMP
Timer Compare Value
The timer compare value is loaded into the timer counter when the timer is first enabled, when the timer is
reset and when the timer decrements down to zero. In dual 8-bit counters baud/bit mode, the lower 8-bits
configures the baud rate divider equal to (CMP[7:0] + 1) * 2. The upper 8-bits configure the number of bits
in each word equal to (CMP[15:8] + 1) / 2. In dual 8-bit counters PWM mode, the lower 8-bits configure the
high period of the output to (CMP[7:0] + 1) and the upper 8-bits configure the low period of the output to
(CMP[15:8] + 1). In 16-bit counter mode, the compare value can be used to generate the baud rate divider
(if shift clock source is timer output) to equal (CMP[15:0] + 1) * 2. When the shift clock source is a pin or
Table continues on the next page...
Memory Map/Register Definition
Kinetis KE1xZ256 Sub-Family Reference Manual, Rev. 3, 07/2018
1244
NXP Semiconductors
Summary of Contents for Kinetis KE1xZ256
Page 2: ...Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 2 NXP Semiconductors...
Page 178: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 178 NXP Semiconductors...
Page 356: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 356 NXP Semiconductors...
Page 410: ...Interrupts Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 410 NXP Semiconductors...
Page 604: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 604 NXP Semiconductors...
Page 634: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 634 NXP Semiconductors...
Page 674: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 674 NXP Semiconductors...
Page 820: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 820 NXP Semiconductors...
Page 1030: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1030 NXP Semiconductors...
Page 1052: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1052 NXP Semiconductors...
Page 1066: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1066 NXP Semiconductors...
Page 1268: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1268 NXP Semiconductors...
Page 1314: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1314 NXP Semiconductors...
Page 1316: ...Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1316 NXP Semiconductors...