LPI2Cx_SCFGR2 field descriptions
Field
Description
31–28
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
27–24
FILTSDA
Glitch Filter SDA
Configures the I2C slave digital glitch filters for SDA input, a configuration of 0 will disable the glitch filter.
Glitches equal to or less than FILTSDA cycles long will be filtered out and ignored. The latency through
the glitch filter is equal to 3 cycles and must be configured less than the minimum SCL low or
high period.
The glitch filter cycle count is not affected by the PRESCALE configuration, and is disabled in high speed
mode.
23–20
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
19–16
FILTSCL
Glitch Filter SCL
Configures the I2C slave digital glitch filters for SCL input, a configuration of 0 will disable the glitch filter.
Glitches equal to or less than FILTSCL cycles long will be filtered out and ignored. The latency through the
glitch filter is equal to 3 cycles and must be configured less than the minimum SCL low or high
period.
The glitch filter cycle count is not affected by the PRESCALE configuration, and is disabled in high speed
mode.
15–14
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
13–8
DATAVD
Data Valid Delay
Configures the SDA data valid delay time for the I2C slave equal to 3 cycles. This
data valid delay must be configured to less than the minimum SCL low period.
The I2C slave data valid delay time is not affected by the PRESCALE configuration, and is disabled in
high speed mode.
7–4
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
CLKHOLD
Clock Hold Time
Configures the minimum clock hold time for the I2C slave, when clock stretching is enabled. The minimum
hold time is equal to 3 cycles. The I2C slave clock hold time is not affected by the PRESCALE
configuration, and is disabled in high speed mode.
45.3.24 Slave Address Match Register (LPI2Cx_SAMR)
Address: Base a 140h offset
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Chapter 45 Low Power Inter-Integrated Circuit (LPI2C)
Kinetis KE1xZ256 Sub-Family Reference Manual, Rev. 3, 07/2018
NXP Semiconductors
1157
Summary of Contents for Kinetis KE1xZ256
Page 2: ...Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 2 NXP Semiconductors...
Page 178: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 178 NXP Semiconductors...
Page 356: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 356 NXP Semiconductors...
Page 410: ...Interrupts Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 410 NXP Semiconductors...
Page 604: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 604 NXP Semiconductors...
Page 634: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 634 NXP Semiconductors...
Page 674: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 674 NXP Semiconductors...
Page 820: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 820 NXP Semiconductors...
Page 1030: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1030 NXP Semiconductors...
Page 1052: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1052 NXP Semiconductors...
Page 1066: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1066 NXP Semiconductors...
Page 1268: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1268 NXP Semiconductors...
Page 1314: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1314 NXP Semiconductors...
Page 1316: ...Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1316 NXP Semiconductors...