LPI2Cx_MSR field descriptions
Field
Description
31–26
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
25
BBF
Bus Busy Flag
0
I2C Bus is idle.
1
I2C Bus is busy.
24
MBF
Master Busy Flag
0
I2C Master is idle.
1
I2C Master is busy.
23–15
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
14
DMF
Data Match Flag
Indicates that the received data has matched the MATCH0 and/or MATCH1 fields as configured by
MATCFG. Received data that is discarded due to CMD field does not cause this flag to set.
0
Have not received matching data.
1
Have received matching data.
13
PLTF
Pin Low Timeout Flag
Will set when the SCL and/or SDA input is low for more than PINLOW cycles, even when the LPI2C
master is idle. Software is responsible for resolving the pin low condition. This flag cannot be cleared for
as long as the pin low timeout continues and must be cleared before the LPI2C can initiate a START
condition.
0
Pin low timeout has not occurred or is disabled.
1
Pin low timeout has occurred.
12
FEF
FIFO Error Flag
Detects an attempt to send or receive data without first generating a (repeated) START condition. This can
occur if the transmit FIFO underflows when the AUTOSTOP bit is set. When this flag is set, the LPI2C
master will send a STOP condition (if busy) and will not initiate a new START condition until this flag has
been cleared.
0
No error.
1
Master sending or receiving data without START condition.
11
ALF
Arbitration Lost Flag
This flag will set if the LPI2C master transmits a logic one and detects a logic zero on the I2C bus, or if it
detects a START or STOP condition while it is transmitting data. When this flag sets, the LPI2C master will
release the bus (go idle) and will not initiate a new START condition until this flag has been cleared.
0
Master has not lost arbitration.
1
Master has lost arbitration.
10
NDF
NACK Detect Flag
This flag will set if the LPI2C master detects a NACK when transmitting an address or data. If a NACK is
expected for a given address (as configured by the command word) then the flag will set if a NACK is not
generated. When set, the master will transmit a STOP condition and will not initiate a new START
condition until this flag has been cleared.
Table continues on the next page...
Memory Map and Registers
Kinetis KE1xZ256 Sub-Family Reference Manual, Rev. 3, 07/2018
1134
NXP Semiconductors
Summary of Contents for Kinetis KE1xZ256
Page 2: ...Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 2 NXP Semiconductors...
Page 178: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 178 NXP Semiconductors...
Page 356: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 356 NXP Semiconductors...
Page 410: ...Interrupts Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 410 NXP Semiconductors...
Page 604: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 604 NXP Semiconductors...
Page 634: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 634 NXP Semiconductors...
Page 674: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 674 NXP Semiconductors...
Page 820: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 820 NXP Semiconductors...
Page 1030: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1030 NXP Semiconductors...
Page 1052: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1052 NXP Semiconductors...
Page 1066: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1066 NXP Semiconductors...
Page 1268: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1268 NXP Semiconductors...
Page 1314: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1314 NXP Semiconductors...
Page 1316: ...Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1316 NXP Semiconductors...