![NXP Semiconductors Kinetis KE1xZ256 Reference Manual Download Page 1020](http://html1.mh-extra.com/html/nxp-semiconductors/kinetis-ke1xz256/kinetis-ke1xz256_reference-manual_17218131020.webp)
LPITx_CLRTEN field descriptions
Field
Description
31–4
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
3
CLR_T_EN_3
Clear Timer 3 Enable
Writing a '1' to this bit will disable the timer channel 3. This bit can be used in addition to T_EN bit in
TCTRL3 register. Writing a 1 will not enable the counter. This bit is self clearing and will always read 0.
0
No Action
1
Clear T_EN bit for Timer Channel 3
2
CLR_T_EN_2
Clear Timer 2 Enable
Writing a '1' to this bit will disable the timer channel 2. This bit can be used in addition to T_EN bit in
TCTRL2 register. Writing a 1 will not enable the counter. This bit is self clearing and will always read 0.
0
No Action
1
Clear T_EN bit for Timer Channel 2
1
CLR_T_EN_1
Clear Timer 1 Enable
Writing a '1' to this bit will disable the timer channel 1. This bit can be used in addition to T_EN bit in
TCTRL1 register. Writing a 1 will not enable the counter. This bit is self clearing and will always read 0.
0
No Action
1
Clear T_EN bit for Timer Channel 1
0
CLR_T_EN_0
Clear Timer 0 Enable
Writing a '1' to this bit will disable the timer channel 0. This bit can be used in addition to T_EN bit in
TCTRL0 register. Writing a 1 will not enable the counter. This bit is self clearing and will always read 0.
0
No action
1
Clear T_EN bit for Timer Channel 0
40.4.8 Timer Value Register (LPITx_TVALn)
In compare modes, these registers select the timeout period for the timer channels. In
capture modes, these registers are loaded with the value of the counter when the trigger
asserts.
Address: 4003_7000h base + 20h (16d × i), where i=0d to 3d
Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
W
Reset
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
LPITx_TVALn field descriptions
Field
Description
TMR_VAL
Timer Value
Memory Map and Registers
Kinetis KE1xZ256 Sub-Family Reference Manual, Rev. 3, 07/2018
1020
NXP Semiconductors
Summary of Contents for Kinetis KE1xZ256
Page 2: ...Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 2 NXP Semiconductors...
Page 178: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 178 NXP Semiconductors...
Page 356: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 356 NXP Semiconductors...
Page 410: ...Interrupts Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 410 NXP Semiconductors...
Page 604: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 604 NXP Semiconductors...
Page 634: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 634 NXP Semiconductors...
Page 674: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 674 NXP Semiconductors...
Page 820: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 820 NXP Semiconductors...
Page 1030: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1030 NXP Semiconductors...
Page 1052: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1052 NXP Semiconductors...
Page 1066: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1066 NXP Semiconductors...
Page 1268: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1268 NXP Semiconductors...
Page 1314: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1314 NXP Semiconductors...
Page 1316: ...Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1316 NXP Semiconductors...