
PWMA_FCTRL field descriptions (continued)
Field
Description
11–8
FAUTO
Automatic Fault Clearing
The four read/write bits of this field select automatic or manual clearing of faults 3-0, respectively. A reset
clears this field.
0
Manual fault clearing. PWM outputs disabled by this fault are not enabled until FSTS[FFLAGx] is clear
at the start of a half cycle or full cycle depending the state of FSTS[FFULL]. This is further controlled
by FCTRL[FSAFE].
1
Automatic fault clearing. PWM outputs disabled by this fault are enabled when FSTS[FFPINx] is clear
at the start of a half cycle or full cycle depending on the state of FSTS[FFULL] without regard to the
state of FSTS[FFLAGx].
7–4
FSAFE
Fault Safety Mode
These read/write bits select the safety mode during manual fault clearing. A reset clears this field.
FSTS[FFPINx] may indicate a fault condition still exists even though the actual fault signal at the FAULTx
pin is clear due to the fault filter latency.
0
Normal mode. PWM outputs disabled by this fault are not enabled until FSTS[FFLAGx] is clear at the
start of a half cycle or full cycle depending on the state of FSTS[FFULL] without regard to the state of
FSTS[FFPINx]. The PWM outputs disabled by this fault input will not be re-enabled until the actual
FAULTx input signal de-asserts since the fault input will combinationally disable the PWM outputs (as
programmed in DISMAPn).
1
Safe mode. PWM outputs disabled by this fault are not enabled until FSTS[FFLAGx] is clear and
FSTS[FFPINx] is clear at the start of a half cycle or full cycle depending on the state of FSTS[FFULL].
FIE
Fault Interrupt Enables
This read/write field enables CPU interrupt requests generated by the FAULTx pins. A reset clears this
field.
NOTE: The fault protection circuit is independent of the FIEx bit and is always active. If a fault is
detected, the PWM outputs are disabled according to the disable mapping register.
0
FAULTx CPU interrupt requests disabled.
1
FAULTx CPU interrupt requests enabled.
37.4.51 Fault Status Register (PWMA_FSTS)
Address: 4003_3000h base + 18Eh offset = 4003_318Eh
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Read
Write
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
PWMA_FSTS field descriptions
Field
Description
15–12
FHALF
Half Cycle Fault Recovery
Table continues on the next page...
Memory Map and Registers
KV4x Reference Manual, Rev. 2, 02/2015
822
Preliminary
Freescale Semiconductor, Inc.
Summary of Contents for freescale KV4 Series
Page 2: ...KV4x Reference Manual Rev 2 02 2015 2 Preliminary Freescale Semiconductor Inc...
Page 60: ...KV4x Reference Manual Rev 2 02 2015 60 Preliminary Freescale Semiconductor Inc...
Page 128: ...Debug Security KV4x Reference Manual Rev 2 02 2015 128 Preliminary Freescale Semiconductor Inc...
Page 138: ...Boot KV4x Reference Manual Rev 2 02 2015 138 Preliminary Freescale Semiconductor Inc...
Page 1358: ...KV4x Reference Manual Rev 2 02 2015 1358 Preliminary Freescale Semiconductor Inc...