
37.4.46 Software Controlled Output Register (PWMA_SWCOUT)
These bits are double buffered and do not take effect until a FORCE_OUT event occurs
within the appropriate submodule. Reading these bits reads the buffered value and not
necessarily the value currently in effect.
Address: 4003_3000h base + 184h offset = 4003_3184h
Bit
15
14
13
12
11
10
9
8
Read
Write
Reset
0
0
0
0
0
0
0
0
Bit
7
6
5
4
3
2
1
0
Read SM3OUT23 SM3OUT45 SM2OUT23 SM2OUT45 SM1OUT23 SM1OUT45 SM0OUT23 SM0OUT45
Write
Reset
0
0
0
0
0
0
0
0
PWMA_SWCOUT field descriptions
Field
Description
15–8
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
7
SM3OUT23
Submodule 3 Software Controlled Output 23
This bit is only used when DTSRCSEL[SM3SEL23] is set to 0b10. It allows software control of which
signal is supplied to the deadtime generator of that submodule.
0
A logic 0 is supplied to the deadtime generator of submodule 3 instead of PWM23.
1
A logic 1 is supplied to the deadtime generator of submodule 3 instead of PWM23.
6
SM3OUT45
Submodule 3 Software Controlled Output 45
This bit is only used when DTSRCSEL[SM3SEL45] is set to b10. It allows software control of which signal
is supplied to the deadtime generator of that submodule.
0
A logic 0 is supplied to the deadtime generator of submodule 3 instead of PWM45.
1
A logic 1 is supplied to the deadtime generator of submodule 3 instead of PWM45.
5
SM2OUT23
Submodule 2 Software Controlled Output 23
This bit is only used when DTSRCSEL[SM2SEL23] is set to b10. It allows software control of which signal
is supplied to the deadtime generator of that submodule.
0
A logic 0 is supplied to the deadtime generator of submodule 2 instead of PWM23.
1
A logic 1 is supplied to the deadtime generator of submodule 2 instead of PWM23.
4
SM2OUT45
Submodule 2 Software Controlled Output 45
This bit is only used when DTSRCSEL[SM2SEL45] is set to b10. It allows software control of which signal
is supplied to the deadtime generator of that submodule.
0
A logic 0 is supplied to the deadtime generator of submodule 2 instead of PWM45.
1
A logic 1 is supplied to the deadtime generator of submodule 2 instead of PWM45.
Table continues on the next page...
Memory Map and Registers
KV4x Reference Manual, Rev. 2, 02/2015
816
Preliminary
Freescale Semiconductor, Inc.
Summary of Contents for freescale KV4 Series
Page 2: ...KV4x Reference Manual Rev 2 02 2015 2 Preliminary Freescale Semiconductor Inc...
Page 60: ...KV4x Reference Manual Rev 2 02 2015 60 Preliminary Freescale Semiconductor Inc...
Page 128: ...Debug Security KV4x Reference Manual Rev 2 02 2015 128 Preliminary Freescale Semiconductor Inc...
Page 138: ...Boot KV4x Reference Manual Rev 2 02 2015 138 Preliminary Freescale Semiconductor Inc...
Page 1358: ...KV4x Reference Manual Rev 2 02 2015 1358 Preliminary Freescale Semiconductor Inc...