
ADC_OFFSTn field descriptions
Field
Description
15
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
14–3
OFFSET
ADC Offset Bits
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
34.4.19 ADC Power Control Register (ADC_PWR)
This register controls the power management features of the ADC module. There are
individual manual power down controls for the two ADC converters and the voltage
reference generators. There are also five distinct power modes. The following terms are
used to describe power modes and their related controls.
Power down state
Each converter and voltage reference generator can
individually be put into a power down state. When powered
down, the unit consumes no power. Results of scans
referencing a powered down converter are undefined. At
least one converter must be powered up to use the ADC
module.
Manual power down controls
Each converter and voltage reference generator have a
manual power control bit capable of putting that component
into the power down state. Converters have other
mechanisms that can automatically put them into the power
down state.
Idle state
The ADC module is idle when neither of the two converters
has a scan in process.
Active state
The ADC module is active when at least one of the two
converters has a scan in process.
Current Mode
Both converters share a common current mode. Normal
current mode is used to power the converters at clock rates
above 600kHz. Current mode does not affect the number of
ADC clock cycles required to do a conversion or the accuracy
of a conversion. The ADC module may change the current
mode when idle as part of the power saving strategy.
Startup delay
Auto-powerdown and auto-standby power modes cause a
startup delay when the ADC module goes between the idle
and active states to allow time to switch clocks or power
configurations.
Address: 4005_C000h base + 9Ch offset = 4005_C09Ch
Bit
15
14
13
12
11
10
9
8
Read
Write
Reset
0
0
0
1
1
1
0
1
Memory Map and Registers
KV4x Reference Manual, Rev. 2, 02/2015
694
Preliminary
Freescale Semiconductor, Inc.
Summary of Contents for freescale KV4 Series
Page 2: ...KV4x Reference Manual Rev 2 02 2015 2 Preliminary Freescale Semiconductor Inc...
Page 60: ...KV4x Reference Manual Rev 2 02 2015 60 Preliminary Freescale Semiconductor Inc...
Page 128: ...Debug Security KV4x Reference Manual Rev 2 02 2015 128 Preliminary Freescale Semiconductor Inc...
Page 138: ...Boot KV4x Reference Manual Rev 2 02 2015 138 Preliminary Freescale Semiconductor Inc...
Page 1358: ...KV4x Reference Manual Rev 2 02 2015 1358 Preliminary Freescale Semiconductor Inc...