
21.6 Memory map/register definition
The 32-bit peripheral bridge registers can be accessed only in supervisor mode by trusted
bus masters. Additionally, these registers must be read from or written to only by a 32-bit
aligned access. The peripheral bridge registers are mapped into the Peripheral Access
Control Register A PACRA[PACR0] address space.
AIPS memory map
Absolute
address
(hex)
Register name
Width
(in bits)
Access Reset value
Section/
page
4000_0000 Master Privilege Register A (AIPS_MPRA)
32
R/W
4000_0020 Peripheral Access Control Register (AIPS_PACRA)
32
R/W
4000_0024 Peripheral Access Control Register (AIPS_PACRB)
32
R/W
4000_0028 Peripheral Access Control Register (AIPS_PACRC)
32
R/W
4000_002C Peripheral Access Control Register (AIPS_PACRD)
32
R/W
4000_0040 Peripheral Access Control Register (AIPS_PACRE)
32
R/W
4000_0044 Peripheral Access Control Register (AIPS_PACRF)
32
R/W
4000_0048 Peripheral Access Control Register (AIPS_PACRG)
32
R/W
4000_004C Peripheral Access Control Register (AIPS_PACRH)
32
R/W
4000_0050 Peripheral Access Control Register (AIPS_PACRI)
32
R/W
4000_0054 Peripheral Access Control Register (AIPS_PACRJ)
32
R/W
4000_0058 Peripheral Access Control Register (AIPS_PACRK)
32
R/W
4000_005C Peripheral Access Control Register (AIPS_PACRL)
32
R/W
4000_0060 Peripheral Access Control Register (AIPS_PACRM)
32
R/W
4000_0064 Peripheral Access Control Register (AIPS_PACRN)
32
R/W
4000_0068 Peripheral Access Control Register (AIPS_PACRO)
32
R/W
4000_006C Peripheral Access Control Register (AIPS_PACRP)
32
R/W
21.6.1 Master Privilege Register A (AIPS_MPRA)
The MPRA specifies identical 4-bit fields defining the access-privilege level associated
with a bus master to various peripherals on the chip. The register provides one field per
bus master.
NOTE
At reset, the default value loaded into the MPRA fields is chip-
specific. See the chip configuration details for the value of a
particular device.
Chapter 21 Peripheral Bridge (AIPS-Lite)
KV4x Reference Manual, Rev. 2, 02/2015
Freescale Semiconductor, Inc.
Preliminary
339
Summary of Contents for freescale KV4 Series
Page 2: ...KV4x Reference Manual Rev 2 02 2015 2 Preliminary Freescale Semiconductor Inc...
Page 60: ...KV4x Reference Manual Rev 2 02 2015 60 Preliminary Freescale Semiconductor Inc...
Page 128: ...Debug Security KV4x Reference Manual Rev 2 02 2015 128 Preliminary Freescale Semiconductor Inc...
Page 138: ...Boot KV4x Reference Manual Rev 2 02 2015 138 Preliminary Freescale Semiconductor Inc...
Page 1358: ...KV4x Reference Manual Rev 2 02 2015 1358 Preliminary Freescale Semiconductor Inc...