
NXP Semiconductors
Quick start ADC1412D, ADC1212D, ADC1112D series
Quick start
QS_ADC1412D_7.doc
© NXP B.V. 2010. All rights reserved.
Quick start
Rev. 7 — 6 August 2010
31 of 41
The hardware connection between the 2 boards is done such that:
•
CH0[7] and CH1[0] are not used and fixed to zero;
•
CH0[0..6] is ADCB from ADC1412D, the polarity of each individual bit is inverted;
•
CH1[1..7] is ADCA from ADC1412D, for which the bus is swapped (MSB
↔
LSB).
Figure 32
,
figure 33
show 2 of the various possibilities, assuming data bus not swapped
(refer to schematics for more details; A refers to ADCA, B refers to ADCB):
•
Case 1, LVDS DDR data bit-wise DAV inverted (default mode):
Fig 32. HSDC extension module: LVDS DDR data bit-wise DAV inverted data path
•
Case 2, LVDS DDR data byte-wise DAV inverted:
Fig 33. HSDC extension module: LVDS DDR data byte-wise DAV inverted data path
In order to do the acquisition, the number of samples needs to be filled in the Pattern size
field: this number is a power of 2 with a maximum of 8MB.
Select one-shot mode and source P2 to acquire data.
The hardware connection must not be informed in the Channel Input Configuration fields
as for CMOS use case. Whatever the resolution tested, the settings are the same and
should be as shown in
figure 34
: