NuMicro® NUC029LEE/NUC029SEE
32-bit Arm
®
Cortex
®
-M0 Microcontroller
Aug, 2018
Page
196
of
497
Rev 1.00
N
U
MICRO
®
N
UC02
9L
E
E
/N
UC029
S
E
E
T
E
CHN
ICA
L R
E
F
E
R
E
NC
E
M
A
NU
A
L
-
Supports the follows write data length in CPU PIO mode
8-bit write mode (byte): 1-AHB clock cycle operation.
16-bit write mode (half-word): 2-AHB clock cycle operation.
32-bit write mode (word): 4-AHB clock cycle operation.
-
Supports byte alignment transfer data length and word alignment transfer source
address in CRC DMA mode.
6.7.3 Block Diagram
AHB Bus Interface
SPI0
SPI1
SPI2
SPI3
UART0
UART1
ADC
I2S
G
lo
ba
l C
on
tro
l
Master Wrapper
Slave Wrapper
Registers
Decoder
Bus Master
Control
APB IP
PDMA Channel 0
PDMA Channel 1
PDMA Channel 2
PDMA Channel 3
PDMA Channel 4
PDMA Channel 5
PDMA Channel 6
PDMA Channel 7
PDMA Channel 8
pdma_union
CRC Channel
Figure 6.7-1 DMA Controller Block Diagram