
M0A21/M0A23 Series
May 06, 2022
Page
110
of 746
Rev 1.02
M0
A21
/M
0
A
2
3
SE
RIES
TEC
H
NICAL
RE
FEREN
C
E
M
ANUAL
Normal Mode
Idle Mode
Power-Down Mode
HXT (4~24 MHz XTL)
ON
ON
Halt
HIRC48 (48 MHz OSC)
ON
ON
Halt
LXT (32768 Hz XTL)
ON
ON
ON/OFF
1
LIRC (38.4 kHz OSC)
ON
ON
ON/OFF
2
MLDO
ON
ON
OFF
ULDO
ON
ON
ON
CPU
ON
Halt
Halt
HCLK/PCLK
ON
ON
Halt
SRAM retention
ON
ON
ON
FLASH
ON
ON
Halt
GPIO
ON
ON
Halt
PDMA
ON
ON
Halt
TIMER
ON
ON
ON/OFF
3
PWM
ON
ON
Halt
WDT
ON
ON
ON/OFF
4
WWDT
ON
Halt
Halt
UART
ON
ON
ON/OFF
6
USCI
ON
ON
Halt
ADC
ON
ON
Halt
ACMP
ON
ON
Halt
Table 6.2-5 Clocks in Power Modes
Wake-up sources in Power-down mode:
WDT, Timer, UART, USCI, BOD, GPIO, CAN, and ACMP.
After chip enters power down, the following wake-up sources can wake chip up to normal mode. Table
6.2-5 lists the condition about how to enter Power-down mode again for each peripheral.
*User needs to wait this condition before setting PDEN(CLK_PWRCTL[7]) and execute WFI to enter
Power-down mode.
Wake-Up
Source
Wake-Up Condition
System Can Enter Power-Down Mode Again Condition*
BOD
Brown-Out Detector Interrupt After software writes 1 to clear (SYS_BODCTL[4]).
INT
External Interrupt
After software write 1 to clear the Px_INTSRC[n] bit.
GPIO
GPIO Interrupt
After software write 1 to clear the Px_INTSRC[n] bit.
TIMER
Timer Interrupt
After software writes 1 to clear TWKF (TIMERx_INTSTS[1]) and TIF
(TIMERx_INTSTS[0]).
WDT
WDT Interrupt
After software writes 1 to clear WKF (WDT_CTL[5]) (Write Protect).