86
RSP Coprocessor 0
The ‘broke’, ‘single-step’, and ‘interrupt on break’ bits are used by the
debugger.
The signal bits can be used for user-defined synchronization between the
CPU and the RSP.
On power-up, this register contains 0x0001.
When writing the RSP status register, the following bits are used.
Table 4-3
RSP Status Write Bits
bit
Description
0
(0x00000001)
clear HALT.
1
(0x00000002)
set HALT.
2
(0x00000004)
clear BROKE.
3
(0x00000008)
clear RSP interrupt.
4
(0x00000010)
set RSP interrupt.
5
(0x00000020)
clear SINGLE STEP.
6
(0x00000040)
set SINGLE STEP.
7
(0x00000080)
clear INTERRUPT ON BREAK.
8
(0x00000100)
set INTERRUPT ON BREAK.
9
(0x00000200)
clear SIGNAL 0
Summary of Contents for Ultra64
Page 2: ...2 ...
Page 10: ...10 ...
Page 12: ...12 Figure 6 2 buildtask Operation 137 ...
Page 14: ...14 ...
Page 80: ...80 Vector Unit Instructions vmadm dres_int dres_int vconst 3 vmadn dres_frac vconst vconst 0 ...
Page 104: ...104 RSP Coprocessor 0 ...
Page 150: ...150 Advanced Information ...
Page 155: ...Revision 1 0 155 ...
Page 248: ...248 Exceptions None ...
Page 251: ...Revision 1 0 251 Exceptions None ...
Page 254: ...254 Exceptions None ...
Page 257: ...Revision 1 0 257 Exceptions None ...
Page 293: ...Revision 1 0 293 Exceptions None ...
Page 316: ...316 Exceptions None ...