321
Chapter 10
Timer
Preliminary User’s Manual U15839EE1V0UM00
10.3.5 Output delay operation
When the OLDE bit is set, different delays of count clock period are added to the TOGnm pins:
The figure below shows the timing for the case where the count clock is set to f
PCLK
/2. However, 0FFFH
is set in GCCn0.
Similar delays are added also when a transition is made from the active to inactive level. So, a relative
pulse width is guaranteed.
Figure 10-40:
Timing of Output delay operation
In this case the count clock is set to f
PCLK
/2.
Output-pin
delay
1/f
COUNT
TOGn1
0
TOGn2
1
TOGn3
2
TOGn4
3
FFFEH
0002H
0003H
0001H
0000H
FFFFH
0004H
TMGCn0
TOGn1
TOGn2
TOGn3
TOGn4
f
COUNT
Summary of Contents for mPD703128
Page 6: ...6 Preliminary User s Manual U15839EE1V0UM00 ...
Page 20: ...20 Preliminary User s Manual U15839EE1V0UM00 ...
Page 32: ...32 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 154: ...154 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 238: ...238 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 356: ...356 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 522: ...522 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 600: ...600 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 610: ...610 Preliminary User s Manual U15839EE1V0UM00 ...
Page 612: ......