Appendix D
Hardware Considerations
D-4
ni.com
Figure D-4.
NI PCI/PXI-6534 Block Diagram
Handshaking
and Control
Request
Processing
Data Latches
and Dr
iv
es
Inter
nal
FIFOs
Bus
Interf
ace
DMA/IRQ
Counter
and Timers
Cloc
k
Selection
D
A
Q-DIO
Bus
Interf
ace
SCARAB
Interf
ace
SCARAB
Interf
ace
FPGA
MITE
Interf
ace
DMA/IRQ
Handshaking
and Control
R
TSI
Interf
ace
Data Lines
(32)
I/O Connector
Control
Lines (8)
20 MHz
Oscillator
PLL
Fo
r
PXI-6534
Only
10 MHz
PXI Cloc
k
R
TSI/PXI T
rigger
Bus
SCARAB Memor
y 0
SCARAB Memor
y 1
MITE
PCI
Interf
ace
EEPR
OM
PCI I/O Channel