
SYMBOL
TYPE
DESCRIPTION
CLK
Input
Clock: CLK is driven by the system clock. All SDRAM input signals are sampled on the positive
edge of CLK. CLK also increments the internal burst counter and controls the output registers.
CKE
Input
Clock Enable: CKE activates (HIGH) and deactivates (LOW) the CLK signal. Deactivating the
clock provides PRECHARGE POWER-DOWN and SELF REFRESH operation (all banks idle),
ACTIVE POWER-DOWN (row active in any bank), DEEP POWER DOWN (all banks idle), or
CLOCK SUSPEND operation (burst/access in progress). CKE is synchronous except after the
device enters power-down and self refresh modes, where CKE becomes asynchronous until
after exiting the same mode. The input buffers, including CLK, are disabled during power-down
and self refresh modes, providing low standby power. CKE may be tied HIGH.
/CS
Input
Chip Select: /CS enables (registered LOW) and disables (registered HIGH) the command
decoder. All commands are masked when /CS is registered HIGH. /CS provides for external
bank selection on systems with multiple banks. /CS is considered part of the command code.
/CAS,
/RAS,
/WE
Input
Command Inputs: /CAS, /RAS, and /WE (along with /CS) define the command being entered.
DQML,
DQMU
Input
Input/Output Mask: DQM is sampled HIGH and is an input mask signal for write accesses and an
output enable signal for read accesses. Input data is masked during a WRITE cycle. The output
buffers are placed in a High-Z state (two-clock latency) when during a READ cycle.
DQML corresponds to DQ0–DQ7, DQMU corresponds to DQ8–DQ15.
BA0, BA1
Input
Bank Address Input(s): BA0 and BA1 define to which bank the ACTIVE, READ, WRITE or
PRECHARGE command is being applied. These pins also select between the mode register and
the extended mode register.
A0–A11
Input
A0-11 specify the Row / Column Address in conjunction with BA0,1. The Row Address is
specified by A0-11. The Column Address is specified by A0-7. A10 is also used to indicate
precharge option. When A10 is high at a read / write command, an auto precharge is performed.
When A10 is high at a precharge command, all banks are precharged.
DQ0–DQ15
I/O
Data Input/Output: Data bus.
NC
–
Internally Not Connected: These could be left unconnected, but it is recommended they be
connected or V
SS
.
V
DD
Q
Supply
DQ Power: Provide isolated power to DQs for improved noise immunity.
V
SS
Q
Supply
DQ Ground: Provide isolated ground to DQs for improved noise immunity.
V
DD
Supply
Core Power Supply.
V
SS
Supply
Ground.
Pin Descriptions
2-15
Summary of Contents for T 748
Page 1: ...L A U N A M E C I V R E S AV Surround Sound Receiver T748 AV Surround Sound Receiver T748 ...
Page 6: ...DISASSEMBLY REMOVAL OF FRONT PANEL 1 6 ...
Page 7: ...PRINCIPAL PART LOCATION 1 7 ...
Page 18: ...IC 211 MX29LV32DTTI 70G FLASH OF DSP 2 6 ...
Page 19: ...2 7 ...
Page 29: ...2 17 BLOCK DIAGRAM ...
Page 40: ...IC 913 IC 918 TC74VCX541FT OCTAL BUS BUFFER 2 28 ...
Page 44: ...BLOCK DIAGRAM MCU DSP PART 2 32 2 33 ...
Page 45: ...BLOCK DIAGRAM AUDIO PART 2 34 2 35 ...
Page 46: ...BLOCK DIAGRAM HDMI PART 2 36 2 37 ...
Page 62: ...2 68 2 69 PRINTED CIRCUIT BOARD FRONT TOP VIEW ...
Page 63: ...2 70 2 71 FRONT BOTTOM VIEW ...
Page 64: ...2 72 2 73 INPUT TOP VIEW ...
Page 65: ...2 74 2 75 INPUT BOTTOM VIEW ...
Page 66: ...2 76 2 77 MAIN TOP VIEW ...
Page 67: ...2 78 2 79 MAIN BOTTOM VIEW ...
Page 68: ...2 80 2 81 SUB TOP VIEW ...
Page 69: ...2 82 2 83 SUB BOTTOM VIEW ...