
Specifications
Serial Host Interface (SHI) SPI Protocol Timing
MOTOROLA
DSP56007/D 2-27
Figure 2-18 SPI Master Timing (CPHA = 1)
SS
(Input)
SCK (CPOL = 0)
(Output)
SCK (CPOL = 1)
(Output)
MISO
(Input)
Valid
MOSI
(Output)
MSB
Valid
LSB
MSB
LSB
HREQ
(Input)
141
142
143
144
144
141
144
144
143
142
148
148
149
152
153
163
161
AA0272
162
149
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..
Summary of Contents for NXP SYMPHONY DSP56007
Page 82: ......