3-48
Computer Group Literature Center Web Site
System Memory Controller (SMC)
3
sien
When sien is set, the logging of a single-bit error causes
the int bit to be set if it is not already. When the int bit is
set, the Hawk’s internal error interrupt is asserted.
mien
When mien is set, the logging of a non-correctable error
causes the int bit to be set if it is not already. When the int
bit is set, the Hawk’s internal error interrupt is asserted.
int
int is set when one of the SMC’s interrupt conditions
occurs. It is cleared by reset or by software writing a one
to it. The Hawk’s internal error interrupt tracks int. When
int is set, Hawk’s internal error interrupt is asserted.
When int is cleared, Hawk’s internal error interrupt is
negated.
mbe_me
When mbe_me is set, the detection of a multiple-bit error
during a PowerPC read or write to SDRAM causes the
SMC to pulse its machine check interrupt request pin
(MCHK0_) true. When mbe_me is cleared, the SMC
does not assert its MCHK0_ pin on multiple-bit errors.
The SMC never asserts its MCHK0_ pin in response to a
multiple-bit error detected during a scrub cycle.
!
Caution
The Hawk’s internal error interrupt and the MCHK0_ pin are the only non-
polled notification that a multiple-bit error has occurred. The SMC does
not assert TEA as a result of a multiple bit error. In fact, the SMC does not
have a TEA_ signal pin and it assumes that the system does not implement
TEA.
Summary of Contents for MVME5100 Series
Page 1: ...MVME5100 Single Board Computer Programmer s Reference Guide V5100A PG2 September 2001 Edition ...
Page 16: ...xvi ...
Page 20: ...xx ...
Page 28: ...xxviii ...
Page 62: ...1 34 Computer Group Literature Center Web Site Product Data and Memory Maps 1 ...
Page 278: ...3 88 Computer Group Literature Center Web Site System Memory Controller SMC 3 ...
Page 288: ...4 10 Computer Group Literature Center Web Site Hawk Programming Details 4 ...
Page 320: ...Index IN 12 Computer Group Literature Center Web Site I N D E X ...