MOTOROLA
Chapter 14. MPC860 External Bus Interface
14-5
Part IV. Hardware Interface
Data
D[0Ð31]
Data Bus
32
High
The data bus has the following byte lane assignments:
Data Byte
Byte Lane
D[0Ð7]
0
D[8Ð15]
1
D[16Ð23]
2
D[24Ð31]
3
O
Driven by the MPC860 when it is external bus master and it initiated a write
transaction to a slave device. For single-beat transactions, the byte lanes not
selected for the transfer by the A[30Ð31] and TSIZ[0Ð1] will not supply valid data.
I
Driven by the slave in a read transaction. For single-beat transactions, the byte
lanes not selected for the transfer by the A[30Ð31] and TSIZ[0Ð1] will not be
sampled by the MPC860
DP[0Ð3]
Parity Bus
4
High
Each parity line corresponds to each one of the data bus lanes:
Data Bus Byte
Parity Line
D[0Ð7]
DP0
D[8Ð15]
DP1
D[16Ð23]
DP2
D[24Ð31]
DP3
O
Driven by the MPC860 when it is external bus master and it initiated a write
transaction to a slave device. Each line has the parity value (even or odd) of its
corresponding data bus byte. For single-beat transfers, byte lanes not selected by
A[30Ð31] and TSIZ[0Ð1] will not have a valid parity line.
I
Driven by the slave in a read transaction. Each parity line is sampled by the
MPC860 and checked (if enabled) against the expected value parity value (even
or odd) of its corresponding data bus byte. For single-beat transfers, byte lanes
not selected by A[30Ð31] and TSIZ[0Ð1] are not sampled by the MPC860 and its
parity lines will not be checked.
Transfer Cycle Termination
TA
Transfer
Acknowledge
1
Low
I
Driven by the slave device to which the current transaction is addressed.
Indicates that the slave received the data on the write cycle or returned data on
the read cycle. If the transaction is a burst, TA should be asserted for each beat.
O
Driven by the MPC860 when the slave device is controlled by the on-chip memory
controller or PCMCIA interface.
TEA
Transfer Error
Acknowledge
1
Low
I
Driven by the slave device to which the current transaction is addressed.
Indicates that an error condition occurred during the bus cycle.
O
Driven by the MPC860 when the internal bus monitor detects a bus error.
BI
Burst Inhibit
1
Low
I
Driven by the slave device to which the current transaction was addressed.
Indicates that the current slave does not support burst mode.
O
Driven by the MPC860 when the on-chip memory controller controls the slave.
Table 14-1. MPC860 Signal Overview (Continued)
Signal Pins Active I/O
Description
Summary of Contents for MPC860 PowerQUICC
Page 3: ...MPC860UM AD 07 98 REV 1 MPC860 PowerQUICC ª UserÕs Manual ...
Page 36: ...xxxvi MPC860 PowerQUICC UserÕs Manual MOTOROLA CONTENTS Paragraph Number Title Page Number ...
Page 78: ...I iv MPC860 PowerQUICC UserÕs Manual MOTOROLA Part I Overview ...
Page 88: ...1 10 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part I Overview ...
Page 114: ...3 16 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part I Overview ...
Page 226: ...8 32 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part II PowerPC Microprocessor Module ...
Page 262: ...9 36 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part II PowerPC Microprocessor Module ...
Page 274: ...III iv MPC860 PowerQUICC UserÕs Manual MOTOROLA Part III Configuration ...
Page 320: ...12 12 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part III Configuration ...
Page 325: ...MOTOROLA Part IV Hardware Interface IV v Part IV Hardware Interface ...
Page 326: ...IV vi MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Page 352: ...13 26 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Page 394: ...14 42 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Page 426: ...15 32 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Page 530: ...17 26 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Page 632: ...21 44 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 660: ...22 28 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 708: ...24 24 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 748: ...27 20 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 846: ...31 20 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 914: ...35 12 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 948: ...36 34 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 998: ...37 48 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part VI Debug and Test ...
Page 1016: ...A 10 MPC860 PowerQUICC UserÕs Manual MOTOROLA Appendixes ...
Page 1024: ...B 8 MPC860 PowerQUICC UserÕs Manual MOTOROLA Appendixes ...
Page 1030: ...C 6 MPC860 PowerQUICC UserÕs Manual MOTOROLA Appendixes ...
Page 1086: ...Glossary 12 MPC860 PowerQUICC UserÕs Manual MOTOROLA ...
Page 1106: ......